參數(shù)資料
型號(hào): MC68MH360ZQ33LR2
廠商: Freescale Semiconductor
文件頁(yè)數(shù): 124/158頁(yè)
文件大?。?/td> 0K
描述: IC MPU QUICC 33MHZ 357-PBGA
標(biāo)準(zhǔn)包裝: 180
系列: M683xx
處理器類(lèi)型: M683xx 32-位
速度: 33MHz
電壓: 5V
安裝類(lèi)型: 表面貼裝
封裝/外殼: 357-BBGA
供應(yīng)商設(shè)備封裝: 357-PBGA(25x25)
包裝: 帶卷 (TR)
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)當(dāng)前第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)
QMC Supplement
3
IDL
Idle
0 = No IDL event has occurred.
1 = The channel’s receiver has identied the rst occurrence of HDLC idle (FFFE) after any
non-idle pattern.
IDL interrupts are not generated in transparent mode.
4
Reserved
5–9
Channel
Number
This 5-bit eld identies the requesting logical channel index (0–31).
10
MRF
Maximum receive frame length violation—This interrupt occurs in HDLC mode when more
than MFLR number bytes are received. As soon as MFLR is exceeded, this interrupt is
generated and the remainder of the frame is discarded. At this point the receive buffer is not
closed and the reception process continues. The receive buffer is closed upon detecting a
ag. The length eld written to this buffer descriptor is the entire number of bytes received
between the two ags.
MRF interrupts are not generated in transparent mode.
Note: The MRF interrupt is generated directly when the MFLR value is a multiple of 4 bytes.
The checking of this is done on a long-word boundary whenever the SDMA transfers 32 bits to
memory. If MFLR is not aligned to 4x bytes, this interrupt may be 1- to 3-byte timings late for
this channel. In any case, the violation can be checked to any number of bytes. The last entry
in the data buffer is always a full long word.
11
UN
Tx no data
0 = No UN event has occurred.
1 = There is no valid data to send to the transmitter. The transmitter sends an abort indication
consisting of 16 consecutive 1’s and then sends idles or ags according to the protocol and
the channel mode register setting. This error occurs when a transmit channel has no data
buffer ready for a multibuffer transmission already in progress. Transmission of a frame is a
continuous bitstream without gaps or interruption. When a buffer is not ready in the middle
of this sequence, it is an error situation. This can be viewed as channel underrun. The
transmitter for this channel is stopped. See Section 6.3, “Restarting the Transmitter,” for
recovery information.
12
RXF
Rx frame
0 = No RXF event has occurred.
1 = A complete HDLC frame is received. Data is stored in external memory and the buffer
descriptor is updated. If during frame reception an abort sequence of at least seven 1’s is
detected, the buffer is closed and both RXB and RXF are reported along with the AB in the
buffer descriptor.
As a result of end-of-frame, the global frame counter GRFCNT is decremented for interrupt
generation. This counter is decremented on RXF only, regardless if the RXF was caused by
correct closing or due to an error.
RXF interrupts are not generated in transparent mode.
13
BSY
Busy
0 = No BSY event has occurred.
1 = A frame was received but was discarded due to lack of buffers. This can be viewed as
channel overrun. After a busy condition, the receiver for this channel is disabled and no
more data is transferred to memory. Receiver restart is described in Section 6.4,
“Restarting the Receiver.”
Table 4-2. Interrupt Table Entry Field Descriptions (Continued)
Field
Name
Description
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
相關(guān)PDF資料
PDF描述
IDT70V5378S100BG IC SRAM 576KBIT 100MHZ 272BGA
MC7448HX1000LD IC MPU RISC 32BIT 360-FCCBGA
MC68360ZQ25LR2 IC MPU QUICC 25MHZ 357-PBGA
346-012-520-804 CARDEDGE 12POS DUAL .125 GREEN
346-012-520-802 CARDEDGE 12POS DUAL .125 GREEN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68P11E1CFN2R2 制造商:Rochester Electronics LLC 功能描述:8BIT MCU 512RAM A/D EE - Bulk
MC68P11E1CFNE2R 功能描述:8位微控制器 -MCU 8B MCU 512 BYTES RAM RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
MC68P-3-2 制造商:PARKER 功能描述:
MC-68PLCC 制造商:SPC Multicomp 功能描述:SOCKET PLCC 68 PIN THRU-HOLE 制造商:SPC Multicomp 功能描述:SOCKET, PLCC, 68 PIN, THRU-HOLE 制造商:PRIVATE LABEL 功能描述:PLCC SOCKET, 68POS, THROUGH HOLE, Connector Type:PLCC Socket, Series:-, No. of C 制造商:SPC Multicomp 功能描述:PLCC SOCKET, 68POS, THROUGH HOLE, Connector Type:PLCC Socket, Series:-, No. of Contacts:68, Pitch Spacing:1.27mm, Contact Termination:Through Hole Vertical, Contact Material:Phosphor Bronze, Contact Plating:Tin , RoHS Compliant: Yes
MC-68PLCC 制造商:SPC Multicomp 功能描述:PLCC SOCKET 68POS THROUGH HOLE