參數(shù)資料
型號: K7B403625M
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 128Kx36-Bit Synchronous Burst SRAM
中文描述: 128K × 36至位同步突發(fā)靜態(tài)存儲器
文件頁數(shù): 4/16頁
文件大?。?/td> 439K
代理商: K7B403625M
K7B403625M
128Kx36 Synchronous SRAM
- 4 -
Rev 2.0
December 1998
FUNCTION DESCRIPTION
The K7B403625M is a synchronous SRAM designed to support the burst address accessing sequence of the Pentium and Power PC
based microprocessor. All inputs (with the exception of OE, LBO and ZZ) are sampled on rising clock edges. The start and duration
of the burst access is controlled by ADSC, ADSP and ADV and chip select pins.
When ZZ is pulled high, the SRAM will enter a Power Down State. At this time, internal state of the SRAM is preserved. When ZZ
returns to low, the SRAM normally operates after 2cycles of wake up time. ZZ pin is pulled down internally.
Read cycles are initiated with ADSP(or ADSC) using the new external address clocked into the on-chip address register when both
GW and BW are high or when BW is low and WEa, WEb, WEc, and WEd are high. When ADSP is sampled low, the chip selects are
sampled active, and the output buffer is enabled with OE. the data of cell array accessed by the current address are projected to the
output pins.
Write cycles are also initiated with ADSP(or ADSC) and are differentiated into two kinds of operations; All byte write operation and
individual byte write operation.
All byte write occurs by enabling GW(independent of BW and WEx.), and individual byte write is performed only when GW is high
and BW is low. In K7B403625M, a 128Kx36 organization, WEa controls DQa0 ~ DQa7 and DQPa, WEb controls DQb0 ~ DQb7 and
DQPb, WEc controls DQc0 ~ DQc7 and DQPc and WEd controls DQd0 ~ DQd7 and DQPd.
CS
1
is used to enable the device and conditions internal use of ADSP and is sampled only when a new external address is loaded.
ADV is ignored at the clock edge when ADSP is asserted, but can be sampled on the subsequent clock edges. The address
increases internally for the next access of the burst when ADV is sampled low.
Addresses are generated for the burst access as shown below, The starting point of the burst sequence is provided by the external
address. The burst address counter wraps around to its initial state upon completion. The burst sequence is determined by the state
of the LBO pin. When this pin is Low, linear burst sequence is selected. And this pin is High, Interleaved burst sequence is selected.
BURST SEQUENCE TABLE
(Interleaved Burst)
Case 1
A
1
A
0
First Address
0
0
1
1
1
LBO PIN
HIGH
Case 2
Case 3
Case 4
A
1
0
0
1
1
A
0
1
0
1
0
A
1
1
1
0
0
A
0
0
1
0
1
A
1
1
1
0
0
A
0
1
0
1
0
Fourth Address
0
1
0
BURST SEQUENCE TABLE
(Linear Burst)
Case 1
A
1
A
0
First Address
0
0
1
1
1
Note :
1. LBO pin must be tied to high or low, and floating state must not be allowed.
LBO PIN
LOW
Case 2
Case 3
Case 4
A
1
0
1
1
0
A
0
1
0
1
0
A
1
1
1
0
0
A
0
0
1
0
1
A
1
1
0
0
1
A
0
1
0
1
0
Fourth Address
0
1
0
ASYNCHRONOUS TRUTH TABLE
(See Notes 1 and 2)
:
OPERATION
ZZ
OE
I/O STATUS
Sleep Mode
H
X
High-Z
Read
L
L
DQ
L
H
High-Z
Write
L
X
Din, High-Z
Deselected
L
X
High-Z
Notes
1. X means "Don't Care".
2. ZZ pin is pulled down internally
3. For write cycles that following read cycles, the output buffersmust
be disabled with OE, otherwise data bus contention will occur.
4. Sleep Mode means power down state of which stand-by current
does not depend on cycle time.
5. Deselected means power down state of which stand-by current
depends on cycle time.
相關(guān)PDF資料
PDF描述
K7B801825M 256Kx36 & 512Kx18 Synchronous SRAM
K7B803625M 256Kx36 & 512Kx18 Synchronous SRAM
K7D321874A 32Mb A-die DDR SRAM Specification
K7D321874A-HC33 32Mb A-die DDR SRAM Specification
K7D321874A-HC37 32Mb A-die DDR SRAM Specification
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
K7B403625M-QC75 制造商:Samsung Semiconductor 功能描述:
K7B403625M-QC90 制造商:Samsung Semiconductor 功能描述:
K7B801825B 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:256Kx36 & 512Kx18 Synchronous SRAM
K7B801825B-PC75000 制造商: 功能描述: 制造商:undefined 功能描述:
K7B801825B-QC65 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:256Kx36 & 512Kx18-Bit Synchronous Pipelined Burst SRAM