9 FN7565.2 July 25, 2011 Switching Specifications PARAMETER CONDITION SYMBOL MIN TYP MAX UNITS A/D OUTPUT Aperture Delay
參數(shù)資料
型號: ISLA118P50IRZ
廠商: Intersil
文件頁數(shù): 34/34頁
文件大?。?/td> 0K
描述: IC ADC 8BIT SPI/SRL 500M 72QFN
產(chǎn)品培訓(xùn)模塊: Solutions for Test and Measurement Equipment
標(biāo)準(zhǔn)包裝: 1
系列: FemtoCharge™
位數(shù): 8
采樣率(每秒): 500M
數(shù)據(jù)接口: 串行,SPI?
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 477mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 72-VFQFN 裸露焊盤
供應(yīng)商設(shè)備封裝: 72-QFN(10x10)
包裝: 托盤
輸入數(shù)目和類型: 2 個單端,單極;1 個差分,單極
ISLA118P50
9
FN7565.2
July 25, 2011
Switching Specifications
PARAMETER
CONDITION
SYMBOL
MIN
TYP
MAX
UNITS
A/D OUTPUT
Aperture Delay
tA
375
ps
RMS Aperture Jitter
jA
90
fs
Input Clock to Output Clock Propagation
Delay
AVDD, OVDD = 1.8V, TA = +25°C
tCPD
2.6
2.9
3.3
ns
AVDD, OVDD = 1.7V to 1.9V,
TA = -40°C to +85°C
tCPD
2.0
2.6
3.6
ns
Relative Input Clock to Output Clock
Propagation Delay Matching (Note 16)
AVDD, OVDD = 1.7V to 1.9V,
TA = -40°C to +85°C
dtCPD
-450
450
ps
Input Clock to Data Propagation Delay, LVDS
Mode
tPD
1.74
2.6
3.83
ns
Output Clock to Data Propagation Delay
(Note 13)
LVDS or CMOS Mode
tDC
-250
0
250
ps
Synchronous Clock Divider Reset Setup Time
(with respect to the positive edge of CLKP)
tRSTS
300
75
ps
Synchronous Clock Divider Reset Hold Time
(with respect to the positive edge of CLKP)
tRSTH
450
150
ps
Synchronous Clock Divider Reset Recovery
Time
DLL recovery time after Synchronous
Reset
tRSTRT
52
s
Latency (Pipeline Delay) (Note 17)
L
17
cycles
Overvoltage Recovery
tOVR
1cycles
SPI INTERFACE (Notes 18, 19)
SCLK Period
Write Operation
t
CLK
32
cycles
(Note 18)
Read Operation
tCLK
132
cycles
CSB
↓ to SCLK↑ Setup Time
Read or Write
tS
2cycles
CSB
↑ after SCLK↑ Hold Time
Read or Write
tH
11
cycles
Data Valid to SCLK
↑ Setup Time
Write
tDSW
2cycles
Data Valid after SCLK
↑ Hold Time
Write
tDHW
8cycles
Data Valid after SCLK
↓ Time
Read
tDVR
33
cycles
Data Invalid after SCLK
↑ Time
Read
tDHR
6cycles
Sleep Mode CSB
↓ to SCLK↑ Setup Time
(Note 20)
Read or Write in Sleep Mode
tS
150
s
NOTES:
14. The Tri-Level Inputs internal switching thresholds are approximately 0.43V and 1.34V. It is advised to float the inputs, tie to ground or AVDD depending
on desired function.
15. The voltage is expressed in peak-to-peak differential swing. The peak-to-peak singled-ended swing is 1/2 of the differential swing.
16. The relative propagation delay is the timing of the output clock of any A/D with respect to the nominal timing of any other A/D, given that all devices
are clocked at the same time and are matched in temperature and voltage. It is specified over the full operating temperature and voltage range, and
is established by characterization and not production tested.
17. The pipeline latency of this converter is fixed.
18. SPI Interface timing is directly proportional to the A/D sample period (tSAMPLE).
19. The SPI may operate asynchronously with respect to the A/D sample clock.
20. The CSB setup time increases in sleep mode due to the reduced power state, CSB setup time in Nap mode is equal to normal mode CSB setup time
(4ns min).
相關(guān)PDF資料
PDF描述
ISLA212P20IRZ IC ADC 12BIT SRL/SPI 72QFN
ISLA214S50IR1Z IC ADC
ISLA222P13IRZ IC ADC 12BIT SRL/SPI 72QFN
ISLA224S25IR1Z IC ADC
KAD2708C-27Q68 IC ADC 8BIT 275MSPS PAR 68-QFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISLA212P 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:12-Bit, 250MSPS/200MSPS/130MSPS ADC
ISLA212P13 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:12-Bit, 500MSPS ADC Programmable Built-in Test Patterns
ISLA212P13IRZ 功能描述:IC ADC 12BIT SRL/SPI 72QFN RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:FemtoCharge™ 產(chǎn)品培訓(xùn)模塊:Data Converter Basics 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):10 采樣率(每秒):30M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):150mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個單端,單極 配用:296-10003-ND - EVAL MOD FOR THS1030296-10004-ND - EVAL MOD FOR THS1031
ISLA212P20 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:12-Bit, 500MSPS ADC Programmable Built-in Test Patterns
ISLA212P20IRZ 功能描述:IC ADC 12BIT SRL/SPI 72QFN RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:FemtoCharge™ 產(chǎn)品培訓(xùn)模塊:Data Converter Basics 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):10 采樣率(每秒):30M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):150mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個單端,單極 配用:296-10003-ND - EVAL MOD FOR THS1030296-10004-ND - EVAL MOD FOR THS1031