參數(shù)資料
型號(hào): IDT72T6360L6BB
廠商: IDT, Integrated Device Technology Inc
文件頁(yè)數(shù): 13/51頁(yè)
文件大?。?/td> 0K
描述: IC FLOW-CTRL 36BIT 6NS 324-BGA
標(biāo)準(zhǔn)包裝: 1
類(lèi)型: 連續(xù)流量控制
安裝類(lèi)型: 表面貼裝
封裝/外殼: 324-BGA
供應(yīng)商設(shè)備封裝: 324-PBGA(19x19)
包裝: 托盤(pán)
其它名稱(chēng): 72T6360L6BB
20
IDT72T6360 2.5V, SEQUENTIAL FLOW-CONTROL DEVICE
x9, x18, x36 BIT WIDE CONFIGURATION
COMMERCIALANDINDUSTRIAL
TEMPERATURERANGES
FEBRUARY 10, 2009
ERROR DETECTION AND CORRECTION
TheErrorDetectionandCorrection(EDC)featureisavailabletoensuredata
integrity between the DDR SDRAM interface and the SFC. The EDC corrects
all single bit hard and soft errors that are accessed from the DDR SDRAM.
Multiple bit errors are not detected nor corrected.
The EDC logic blocks consist of a check bit generator and error detection
correction logic.WhentheEDCisenabled,thecheckbitgeneratorwillgenerate
8 syndrome bits on the 8-byte boundary. The 8 syndrome bits are written into
the DDR SDRAM along with the data. The SFC will burst write two cycles for
data, and one cycle for syndrome bits. In order to minimize overhead and
increasethroughput,notallmemoryintheDDRSDRAMisutilized.Table5 lists
the total usable memory for all 7 configurations when the EDC is enabled.
When a read operation is performed, the syndrome bits will be transferred
to the error detection correction logic block and decoded to determine whether
there are any single bit errors on the data. Single bit errors will be corrected
and data is passed through to the QP cache.
The EDC is enabled using the MIC[2:0] pins. When the EDC is enabled, the
dynamicsofthetotalusablememoryintheDDRSDRAMandtheSFCoperating
speed will vary, listed in Tables 6 and 7. Table 8 shows how to enable the EDC
feature for the 7 configurations
EDC Off
EDC On
Configuration 1
MIC [2:0] = 000
MIC [2:0] = 010
Configuration 2
MIC [2:0] = 001
MIC [2:0] = 011
Configuration 3
MIC [2:0] = 111
MIC [2:0] = 101
Configuration 4
MIC [2:0] = 100
MIC [2:0] = 110
Configuration 5
MIC [2:0] = 000
MIC [2:0] = 010
Configuration 6
MIC [2:0] = 100
MIC [2:0] = 110
Configuration 7
MIC [2:0] = 111
MIC [2:0] = 101
TABLE 8 – MIC[2:0] CONFIGURATIONS
相關(guān)PDF資料
PDF描述
IDT77V500S25BCG8 IC SW MEMORY 8X8 1.2BGPS 144-BGA
IDT77V500S25BC8 IC SW MEMORY 8X8 1.2BGPS 144-BGA
LT1764AEFE-2.5#TRPBF IC REG LDO 2.5V 3A 16TSSOP
LFXP10E-5F388C IC FPGA 9.7KLUTS 244I/O 388-BGA
LFXP10E-4F388I IC FPGA 9.7KLUTS 244I/O 388-BGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT72T6360L6BBG 功能描述:IC FLOW-CTRL 36BIT 6NS 324-BGA RoHS:是 類(lèi)別:集成電路 (IC) >> 專(zhuān)用 IC 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 類(lèi)型:調(diào)幀器 應(yīng)用:數(shù)據(jù)傳輸 安裝類(lèi)型:表面貼裝 封裝/外殼:400-BBGA 供應(yīng)商設(shè)備封裝:400-PBGA(27x27) 包裝:散裝
IDT72T6360L7-5BB 功能描述:IC FLOW-CTRL 48BIT 7-5NS 324-BGA RoHS:否 類(lèi)別:集成電路 (IC) >> 專(zhuān)用 IC 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 類(lèi)型:調(diào)幀器 應(yīng)用:數(shù)據(jù)傳輸 安裝類(lèi)型:表面貼裝 封裝/外殼:400-BBGA 供應(yīng)商設(shè)備封裝:400-PBGA(27x27) 包裝:散裝
IDT72T6360L7-5BBI 功能描述:IC FLOW-CTRL 48BIT 7-5NS 324-BGA RoHS:否 類(lèi)別:集成電路 (IC) >> 專(zhuān)用 IC 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 類(lèi)型:調(diào)幀器 應(yīng)用:數(shù)據(jù)傳輸 安裝類(lèi)型:表面貼裝 封裝/外殼:400-BBGA 供應(yīng)商設(shè)備封裝:400-PBGA(27x27) 包裝:散裝
IDT72T6480L10BB 功能描述:IC FLOW-CTRL 48BIT 10NS 324-BGA RoHS:否 類(lèi)別:集成電路 (IC) >> 專(zhuān)用 IC 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 類(lèi)型:調(diào)幀器 應(yīng)用:數(shù)據(jù)傳輸 安裝類(lèi)型:表面貼裝 封裝/外殼:400-BBGA 供應(yīng)商設(shè)備封裝:400-PBGA(27x27) 包裝:散裝
IDT72T6480L10BBI 功能描述:IC FLOW-CTRL 48BIT 10NS 324-BGA RoHS:否 類(lèi)別:集成電路 (IC) >> 專(zhuān)用 IC 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 類(lèi)型:調(diào)幀器 應(yīng)用:數(shù)據(jù)傳輸 安裝類(lèi)型:表面貼裝 封裝/外殼:400-BBGA 供應(yīng)商設(shè)備封裝:400-PBGA(27x27) 包裝:散裝