參數(shù)資料
型號: TP3076J
廠商: NATIONAL SEMICONDUCTOR CORP
元件分類: 編解碼器
英文描述: COMBO II Programmable PCM CODEC/Filter for ISDN and Digital Phone Applications
中文描述: A/MU-LAW, PROGRAMMABLE CODEC, CDIP20
封裝: CERAMIC, DIP-20
文件頁數(shù): 2/18頁
文件大小: 222K
代理商: TP3076J
Connection Diagram
Pin Descriptions
Pin
Description
V
CC
V
BB
GND
+5V
±
5% power supply.
5V
±
5% power supply.
Ground. All analog and digital signals are
referenced to this pin.
Transmit Frame Sync input. Normally a pulse
or squarewave with an 8 kHz repetition rate is
applied to this input to define the start of the
transmit time slot assigned to this device
(non-delayed data timing mode), or the start of
the transmit frame (delayed data timing mode
using the internal time-slot assignment
counter).
Receive Frame Sync input. Normally a pulse
or squarewave with an 8 kHz repetition rate is
applied to this input to define the start of the
receive time slot assigned to this device
(non-delayed data timing mode), or the start of
the receive frame (delayed data timing mode
using the internal time-slot assignment
counter).
Bit clock input used to shift PCM data into and
out of the D
R
and D
X
pins. BCLK may vary
from 64 kHz to 4.096 MHz in 8 kHz
increments, and must be synchronous with
MCLK.
Master clock input used by the switched
capacitor filters and the encoder and decoder
sequencing logic. Must be 512 kHz,
1.536/1.544 MHz, 2.048 MHz or 4.096 MHz
and synchronous with BCLK.
The Transmit analog high-impedance input.
Voice frequency signals present on this input
are encoded as an A-law or μ-law PCM bit
stream and shifted out on the selected D
X
pin.
The Receive analog power amplifier output,
capable of driving load impedances as low as
300
(depending on the peak overload level
required). PCM data received on the assigned
D
R
pin is decoded and appears at this output
as voice frequency signals.
FS
X
FS
R
BCLK
MCLK
VF
X
I
VF
R
O
Pin
Description
D
X
1
This transmit data TRI-STATE
output
remains in the high impedance state except
during the assigned transmit time slot on the
assigned port, during which the transmit PCM
data byte is shifted out on the rising edges of
BCLK.
Normally this open drain output is floating in a
high impedance state except when a time-slot
is active on the D
X
output, when the TS
X
1
output pulls low to enable a backplane
line-driver.
This receive data input is inactive except
during the assigned receive time slot of the
assigned port when the receive PCM data is
shifted in on the falling edges of BCLK.
Control Clock input. This clock shifts serial
control information into CI or out from CO
when the CS input is low, depending on the
current instruction. CCLK may be
asynchronous with the other system clocks.
Control Data Input pin. Serial control
information is shifted into COMBO II on this
pin when CS is low. Byte 1 of control
information is always written into COMBO II,
while the direction of byte 2 data is
determined by bit 2 of byte 1, as defined in
Table 1
Control Data Output pin. Serial control or
status information is shifted out of COMBO II
on this pin when CS is low.
Chip Select input. When this pin is low, control
information can be written to or read from
COMBO II via CI or CO.
Each Interface Latch I/O pin may be
individually programmed as an input or an
output determined by the state of the
corresponding bit in the Latch Direction
Register (LDR). For pins configured as inputs,
the logic state sensed on each input is latched
into the Interface Latch Register (ILR)
whenever control data is written to COMBO II,
while CS is low, and the information is shifted
out on the CO pin. When configured as
outputs, control data written into the ILR
appears at the corresponding IL pins.
TS
X
1
D
R
1
CCLK
CI
CO
CS
IL3–IL0
Functional Description
POWER-ON INITIALIZATION
When power is first applied, power-on reset circuitry initial-
izes the COMBO II and puts it into the power-down state.
The gain control registers for the transmit and receive gain
sections are programmed for no output, the power amp is
disabled and the device is in the non-delayed timing mode.
The Latch Direction Register (LDR) is pre-set with all IL pins
programmed as inputs, placing the SLIC interface pins in a
high impedance state. The CO pin is in TRI-STATE condi-
tion. Other initial states in the Control Register are indicated
in Section 2.0.
DS009758-4
Order Number TP3076J
See NS Package Number J20A
www.national.com
2
相關(guān)PDF資料
PDF描述
TP3076 COMBO II Programmable PCM CODEC/Filter for ISDN and Digital Phone Applications
TP3094 Quad PCM Codec/Filter
TP3094V Quad PCM Codec/Filter
TP3155V TP3155 Time Slot Assignment Circuit
TP3155N TP3155 Time Slot Assignment Circuit
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TP3076N-G/NOPB 功能描述:IC INTERFACE PCM COMBO II 20-DIP RoHS:是 類別:集成電路 (IC) >> 接口 - 編解碼器 系列:COMBO®II 標(biāo)準(zhǔn)包裝:2,500 系列:- 類型:立體聲音頻 數(shù)據(jù)接口:串行 分辨率(位):18 b ADC / DAC 數(shù)量:2 / 2 三角積分調(diào)變:是 S/N 比,標(biāo)準(zhǔn) ADC / DAC (db):81.5 / 88 動態(tài)范圍,標(biāo)準(zhǔn) ADC / DAC (db):82 / 87.5 電壓 - 電源,模擬:2.6 V ~ 3.3 V 電壓 - 電源,數(shù)字:1.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:48-TQFN-EP(7x7) 包裝:帶卷 (TR)
TP308 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
TP309 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog IC
TP3094 制造商:NSC 制造商全稱:National Semiconductor 功能描述:Quad PCM Codec/Filter
TP3094V 功能描述:接口—CODEC RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel