參數(shù)資料
型號(hào): TMX320DM648ZUT900
廠商: Texas Instruments, Inc.
英文描述: Digital Media Processor
中文描述: 數(shù)字媒體處理器
文件頁數(shù): 84/166頁
文件大?。?/td> 1341K
代理商: TMX320DM648ZUT900
www.ti.com
P
6.7.2
Warm Reset (RESET Pin)
6.7.3
Maximum Reset
TMS320DM647/TMS320DM648
Digital Media Processor
SPRS372–MAY 2007
device initialization is also started.
4. After device initialization is complete, the RESETSTAT pin is deasserted (driven high). By this time,
PLL2 has already completed its locking sequence and is outputting a valid clock. The system clocks of
both PLL controllers are allowed to finish their current cycles and then paused for 10 cycles of their
respective system reference clocks. After the pause, the system clocks are restarted at their default
divide-by settings.
The device is now out of reset; device execution begins as dictated by the selected boot mode.
A warm reset has the same effect as a power-on reset, except that in this case, the test and emulation
logic are not reset.
The following sequence must be followed during a warm reset:
1. Hold the RESET pin low for a minimum of 24 CLKIN1 cycles. Within the low period of the RESET pin,
the following occurs:
a.
The Z-group pins, low-group pins, and the high-group pins are set to their reset state
b.
The reset signals flow to the entire chip (excluding the test and emulation logic), resetting modules
that use reset asynchronously
c.
The PLL Controllers are reset. PLL1 switches back to PLL bypass mode, resetting all their
registers to default values. Both PLL1 and PLL2 are placed in reset and lose lock. The PLL1
controller clocks start running at the frequency of the system reference clock. The clocks are
propagated throughout the chip to reset modules that use reset synchronously.
d.
The RESETSTAT pin becomes active (low), indicating the device is in reset.
2. . The RESET pin may now be released (driven inactive high). When the RESET pin is released, the
configuration pin values are latched and the PLL controllers immediately change their system clocks to
their default divide-down values. Other device initialization is also started.
After device initialization is complete, the RESETSTAT pin goes inactive (high). All system clocks are
allowed to finish their current cycles and then paused for 10 cycles of their respective system reference
clocks. After the pause the system clocks are restarted at their default divide-by settings.
The clock and reset of each peripheral is determined by the default settings of the PSC.
The device is now out of reset, device execution begins as dictated by the selected boot mode.
A maximum (max) reset is initiated by the emulator. The effects are the same as a warm reset, except the
device boot and configuration pins are not re-latched. The emulator initiates a maximum reset via the
ICEPICK module. This ICEPICK initiated reset is nonmaskable.
The max reset sequence is as follows:
1. Max reset is initiated by the emulator. During this time, the following happens:
a.
The reset signals flow to the entire chip, resetting all the modules on chip except the test and
emulation logic.
b.
The PLL controllers are reset, PLL1 switches back to PLL bypass mode, resetting all their registers
to default values. Both PLL1 and PLL2 are placed in reset and lose lock.
c.
The RESETSTAT pin becomes asserted (low), indicating the device is in reset.
2. After device initialization is complete, the PLL Controllers pause the system clocks for 10 cycles. At the
end of these 10 cycles, the RESETSTAT pin is deasserted (driven high). At this point, the following
occurs:
a.
The I/O pins are controlled by the default peripherals (default peripherals are determined by
PINMUX register).
b.
The clock and reset of each peripheral is determined by the default settings of the power and sleep
controller (PSC).
Peripheral Information and Electrical Specifications
84
Submit Documentation Feedback
相關(guān)PDF資料
PDF描述
TMS320LC31PQL DIGITAL SIGNAL PROCESSORS
TMX320C6414TGLZ FIXED-POINT DIGITAL SIGNAL PROCESSORS
TMX320C6415TGLZ FIXED-POINT DIGITAL SIGNAL PROCESSORS
TMXF28155 155/51 Mbits/s SONET/SDH(155/51 M位/秒 SONET/SDH)
TN28F001BX-T150 1-MBIT (128K x 8) BOOT BLOCK FLASH MEMORY
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TMX320DM648ZUTQ7 制造商:Texas Instruments 功能描述:
TMX320DM8147BCYE0 制造商:Texas Instruments 功能描述:
TMX320DM8147BCYE2 制造商:Texas Instruments 功能描述:
TMX320DM8148BCYE 功能描述:數(shù)字信號(hào)處理器和控制器 - DSP, DSC DaVinci Dig Media Proc RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時(shí)鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時(shí)器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
TMX320DM8148CCYE2 制造商:Texas Instruments 功能描述: