DOCUMENT CHANGE L
參數(shù)資料
型號(hào): SI5326C-C-GM
廠商: Silicon Laboratories Inc
文件頁(yè)數(shù): 68/72頁(yè)
文件大小: 0K
描述: IC ANY-RATE MULTI/ATTEN 36-QFN
標(biāo)準(zhǔn)包裝: 490
系列: DSPLL®
類型: 時(shí)鐘放大器,振動(dòng)衰減器
PLL:
輸入: 時(shí)鐘
輸出: CML,CMOS,LVDS,LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 2:2
差分 - 輸入:輸出: 是/是
頻率 - 最大: 346MHz
除法器/乘法器: 是/是
電源電壓: 1.71 V ~ 3.63 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 36-VFQFN 裸露焊盤
供應(yīng)商設(shè)備封裝: 36-QFN(6x6)
包裝: 管件
產(chǎn)品目錄頁(yè)面: 628 (CN2011-ZH PDF)
其它名稱: 336-1746
336-1746-5
336-1746-ND
Si5326
70
Rev. 1.0
DOCUMENT CHANGE LIST
Revision 0.1 to Revision 0.2
Updated LVTTL to LVCMOS is Table 2, “Absolute
Maximum Ratings,” on page 6.
page 17 to show preferred external reference
interface.
Added RATE0 and changed RATE to RATE1 and
expanded RATE[1:0] description.
Changed font of register names to underlined italics.
Revision 0.2 to Revision 0.3
Changed 1.8 V operating range to ±5%.
Updated Table 1 on page 4.
Updated Table 2 on page 6.
Added table under Figure 3 on page 16.
Clarified "5. Register Map" on page 20 including pull-
up/pull-down.
Revision 0.3 to Revision 0.4
Updated Table 1 on page 4.
Revision 0.4 to Revision 0.41
Changed “l(fā)atency” to “skew” throughout.
Updated Table 1 on page 4.
Updated Thermal Resistance Junction to Ambient
typical specification.
Added Register Map
Revision 0.41 to Revision 0.42
Text added to section "5. Register Map" on page 20.
Revision 0.42 to Revision 0.43
Replaced Figure 9.
Updated Rise/Fall time values.
Revision 0.43 to Revision 0.44
Changed register address labels to decimal.
Revision 0.44 to Revision 1.0
Updated first page format to add chip image and pin
out
Updated Functional Block Diagram
Updated Section “1.Electrical Specifications” to
include ac/dc specifications from the Si53xx Family
Reference Manual (FRM)
Updated typical phase noise performance in Section
Added INC/DEC pins to Figure 4 and Figure 5
Clarified the format for FLAT [14:0]
Added list of weak pull up/down resistors in Table 10,
Updated register maps 19, 20, 46, 47, 55, 142, 143,
185
Added note to typical application circuits in Section
Added evaluation board part number to “8.Ordering
Updated Table 5, “Jitter Generation,” on page 14;
filled in all TBDs, and lowered typical RMS values
相關(guān)PDF資料
PDF描述
M83723/82G1203N CONN RCPT 3POS WALL MT W/SCKT
CS3106A-28-AYS CONN PLUG 9POS STRAIGHT W/SCKT
MS3451W28-2P CONN RCPT 14POS CBL MNT W/PINS
MAX5402EUA+T IC POT DGTL 256-TAP 8-UMAX
VI-BWZ-MX-F2 CONVERTER MOD DC/DC 2V 30W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SI5326C-C-GMR 功能描述:時(shí)鐘合成器/抖動(dòng)清除器 Precision Clk Xplier Jitter Attn 2In/Out RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
SI5326C-C-GMR-TR 制造商:Silicon Laboratories Inc 功能描述:SLLSI5326C-C-GMR-TR CLOCK (2 KHZ TO 346
SI5326-VTSS-EVB 制造商:Silicon Laboratories Inc 功能描述:Evaluation Board For Si5326 Sync-E Vitesse Timing Module 制造商:Silicon Laboratories Inc 功能描述:SI5326 EVALUATION BOARD - Trays
Si5327B-C-GM 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 LW LOOP BW AR CLK MULT/JITTER 2IN/OUT RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
SI5327B-C-GMR 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 Lo Loop BW Clk Multi Jitter Attn 2In/Out RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56