參數(shù)資料
型號(hào): ORT8850H
英文描述: Field-Programmable System Chip (FPSC) Eight-Channel x 850 Mbits/s Backplane Transceiver
中文描述: 現(xiàn)場(chǎng)可編程系統(tǒng)芯片(促進(jìn)文化基金)8通道x 850 Mbits /秒背板收發(fā)器
文件頁(yè)數(shù): 57/112頁(yè)
文件大小: 2417K
代理商: ORT8850H
Agere Systems Inc.
57
Data Sheet
August 2001
Eight-Channel x 850 Mbits/s Backplane Transceiver
ORCA
ORT8850 FPSC
HSI Electrical and Timing Characteristics
Table 15. Absolute Maximum Ratings
Table 16. Recommended Operating Conditions
Table 17. Receiver Specifications
* Scrambled data stream conforming to SONET STS-12 and SDH STM-4 data format using either a PN7 or PN9 sequence.
PN7 characteristic is 1 + X
6
+ X
7
.
PN9 characteristic is 1 + X
4
+ X
9
.
Alternatively 8B/10B encoded data is also valid input data.
This sequence should not occur more than once per minute.
Translates to a frequency change of 500 ppm.
§
A unit interval for 622.08 Mbits/s data is 1.6075 ns.
Table 18. Transmitter Specifications
Table 19. Synthesizer Specifications
* External 10 k
resistor to analog ground required.
Translates to a frequency change of 500 ppm.
Parameter
Conditions
Eight channels
Min
Typ
Max
385
Unit
mW
Power Dissipation on V
DD
A_STM
Parameter
Conditions
T
J
Min
1.4
40
Typ
Max
1.6
125
Unit
V
°
C
V
DD
15 Supply Voltage
Junction Temperature
Parameter
Conditions
Min
Typ
Max
Unit
Input Data
*
Stream of Nontransitions
Phase Change, Input Signal
Eye Opening
§
Jitter Tolerance
Jitter Tolerance:
250 kHz
25 kHz
2 kHz
0.4
60
100
bits
ps
U
I
p-p
Over a 200 ns time interval
0.6
6
60
U
I
p-p
U
I
p-p
U
I
p-p
Parameter
Conditions
Min
Typ
Max
0.15
Unit
U
I
p-p
Output Jitter, Generated
250 kHz to 5 MHz (measured
with a spectrum analyzer)
250 kHz to 5 MHz
Output Jitter, Generated (including I/O buffers)
0.25
U
I
p-p
Parameter
Conditions
Min
Typ
Max
Unit
PLL
*
Loop Bandwidth
Jitter Peaking
Powerup Reset Time
Lock Aquisition Time
Input Reference Clock
Frequency
Frequency Deviation
Phase Change
10
6
2
1
MHz
dB
s
ms
62.5
212.50
100
100
MHz
ppm
ps
Over a 200 ns time interval
相關(guān)PDF資料
PDF描述
ORT8850L Field-Programmable System Chip (FPSC) Eight-Channel x 850 Mbits/s Backplane Transceiver
OS1001 Interface IC
OS1010 Optoelectronic
OS1011 SINGLE 1.8V, 200 KHZ OP, E TEMP, -40C to +125C, 8-PDIP, TUBE
OS1012 1.8V, 200kHz single low-cost, CMOS Op Amplifier on 120K Analog ROM process., -40C to +125C, 8-MSOP, T/R
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ORT8850H-1BM680C 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 16192 LUT 297 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
ORT8850H-1BM680I 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 16192 LUT 297 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
ORT8850H-1BMN680C 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 16192 LUT 297 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
ORT8850H-1BMN680I 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 16192 LUT 297 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
ORT8850H-2BM680C 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 16192 LUT 297 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256