參數(shù)資料
型號: ORLI10G1BM680-DB
廠商: LATTICE SEMICONDUCTOR CORP
元件分類: FPGA
英文描述: FPGA, 1296 CLBS, 333000 GATES, PBGA680
封裝: PLASTIC, FBGA-680
文件頁數(shù): 6/78頁
文件大小: 1689K
代理商: ORLI10G1BM680-DB
Lattice Semiconductor
ORCA ORLI10G Data Sheet
14
The RX2_PLL has a feedback path that compensates for routing delays to the embedded core/FPGA logic inter-
face for minimum clock skew.
In addition, the user can specify an additional skew on each clock in increments of 1/8 the clock period.
The selection of the deMUX width (and corresponding clock division value), the RX1_PLL M and N values, and the
additional skew for RX1_PLL and RX2_PLL are specied by the user in a GUI interface provided in the ORLI10G
design kit.
A detailed block diagram of the receive path in shown in Figure 4.
Figure 4. ORLI10G Embedded Core Receive Path Diagram
128 TO 16 MUX
OR
64 TO 16 MUX
DATA
RX_DAT_IN
16
CLOCK
RX_CLK_IN
4
FPGA LOGIC
DIVIDE BY 8 MODE
RX_DAT_OUT[127:96]
RX_DAT_OUT[95:64]
RX_DAT_OUT[63:32]
RX_DAT_OUT[31:0]
OR
RX_ENB_OUT[3:0]
DIVIDE BY 4 MODE
RX_DAT_OUT[111:96]
RX_DAT_OUT[79:64]
RX_DAT_OUT[47:32]
RX_DAT_OUT[15:0]
RX_CLK8_OUT[0]
RX_CLK8_OUT[1]
RX_CLK8_OUT[2]
RX_CLK8_OUT[3]
DIV BY 8
OR
DIV BY 4
ORLI10G CORE
RX1_PLL
(M/N)
RX2_PLL
(X1)
RX1_VCOP (X M/N CLOCK)
RX_LOCK
RX2_VCOP (X 1 CLOCK)
DIV BY 8
OR
DIV BY 4
DIV BY 8
OR
DIV BY 4
DIV BY 8
OR
DIV BY 4
RX_ENB_OUT[3:0]
RX1_VCO
RX2_VCO
BOTH MODES
RX2_FBCKI
10G OR
2.5G
相關(guān)PDF資料
PDF描述
ORLI10G2BM680-DB FPGA, 1296 CLBS, 333000 GATES, PBGA680
ORLI10G3BM680-DB FPGA, 1296 CLBS, 333000 GATES, PBGA680
ORT82G5-1BM680 FPGA, 1296 CLBS, 380000 GATES, PBGA680
ORT82G5-2BM680 FPGA, 1296 CLBS, 380000 GATES, PBGA680
ORT82G5-3BM680 FPGA, 1296 CLBS, 380000 GATES, PBGA680
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ORLI10G-1BM680I 功能描述:FPGA - 現(xiàn)場可編程門陣列 10368 LUT 316 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
ORLI10G-1BMN680C 功能描述:FPGA - 現(xiàn)場可編程門陣列 10368 LUT 316 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
ORLI10G-1BMN680I 功能描述:FPGA - 現(xiàn)場可編程門陣列 10368 LUT 316 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
ORLI10G-2BM680C 功能描述:FPGA - 現(xiàn)場可編程門陣列 10368 LUT 316 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
ORLI10G-2BM680I 功能描述:FPGA - 現(xiàn)場可編程門陣列 10368 LUT 316 I/O RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256