參數(shù)資料
型號(hào): MT8LLN22NCNE
元件分類: 總線控制器
英文描述: PCI BUS CONTROLLER, PBGA316
封裝: 27 X 27 MM, PLASTIC, BGA-316
文件頁(yè)數(shù): 144/145頁(yè)
文件大?。?/td> 2285K
代理商: MT8LLN22NCNE
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)當(dāng)前第144頁(yè)第145頁(yè)
Coppertail Product Specification
MT8LLN22NCNE.fm – Rev. 1, Pub. 2/02
98
2002, Micron Technology Inc.
PRELIMINARY
MT8LLN22NCNE
COPPERTAIL
NOTE:
Register is standby powered and unaffected by SB_POWEROK or P_RST#. Reset only with RSMRST#.
5
APM_STS. APM Status. Set when a write occurred to the APM B2h regis-
ter causing generation of an SMI#. When set with APMC_EN set an SMI
will be signaled to the processor through the EOSMI flag, provided
SMI_EN is set.
R/WOTC
0
4
DEV_STS. Device Status. When set, indicates that one of the status bits in
DEVSTS (ACPI register 30h) is set. This bit is be cleared by resetting all bits
in the DEVSTS register. When set with DEV_EN set an SMI will be signaled
to the processor through the EOSMI flag, provided SMI_EN is set.
R/O
0
3
SOFTWARE_STS - Minute software timer for SMI generation. Will set
once per minute. When set with MINUTE_EN set an SMI will be signaled
to the processor through the EOSMI flag, provided SMI_EN is set.
R/WOTC
0
2
MA_STS. Master Abort Status. When set, a SMI# was generated due to I/
O Controller PCI cycle being Master Aborted.
R/WOTC
0
1
MILLI-SECOND_STS -64 millisecond timer for SMI generation. Will set
once per every 64 milliseconds. When set with MILLISECOND_EN set an
SMI will be signaled to the processor through the EOSMI flag, provided
SMI_EN is set.
R/WOTC
0
BIOS_STS. BIOS Status. When set, a write of one occurred to GBL_RLS bit.
When set with BIOS_EN set an SMI will be signaled to the processor
through the EOSMI flag, provided SMI_EN is set.
R/WOTC
0
Global Enable Register
ADDRESS: ACPI_BASE + 22h
SYMBOL: GLBEN
BITS
DESCRIPTION
PROPERTIES
RESET
15:12
Reserved.
R.W
0
11
IRQ_RSM_EN. IRQ Resume Enable. When set, enable corresponding sta-
tus bit in GLBLSTS to generate an SMI# event. When clear, disable SMI#
event.
R/W
0
10
EXT_SMI_EN. External SMI Enable. When set, enable corresponding sta-
tus bit in GLBLSTS to generate an SMI# event. When clear, disable SMI#
event.
R/W
0
9
LEGACY_USB_EN. Legacy USB Enable. When set, enable corresponding
status bit in GLBLSTS to generate an SMI# event. When clear, disable
SMI# event.
R/W
0
8
SECOND_EN. Secondary Status Enable. When set, enable corresponding
status bit in GLBLSTS to generate an SMI# event. When clear, disable
SMI# event.
R/W
0
7
GPE0_EN. GP Status 0 Enable. When set, enable corresponding status bit
in GLBLSTS to generate an SMI# event. When clear, disable SMI# event.
R/W
0000b
6
PM1_EN. PM1 Enable. When set, enable corresponding status bit in
GLBLSTS to generate an SMI# event. When clear, disable SMI# event.
R/W
0000b
Global Status Register (continued)
ADDRESS: ACPI_BASE + 20h
SYMBOL: GLBSTS
BITS
DESCRIPTION
PROPERTIES
RESET
相關(guān)PDF資料
PDF描述
MTB10N40ET4 10 A, 400 V, 0.55 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB15N06V 15 A, 60 V, 0.12 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB15N06VT4 15 A, 60 V, 0.12 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB16N25E 16 A, 250 V, 0.25 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB16N25ET4 16 A, 250 V, 0.25 ohm, N-CHANNEL, Si, POWER, MOSFET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT8LLN22NCNE-A 制造商:Micron Technology Inc 功能描述:COPPERTAIL CHIPSET - Trays
MT8LLN22NCNE-A2 制造商:Micron Technology Inc 功能描述:COPPERTAIL CHIPSET AND MOTHERBOARD - Trays
MT8LSDF3264WG-133D1 制造商:Micron Technology Inc 功能描述:256MB 32MX64 SYNCH DRAM MODULE MICRO DIMM 3.3V - Trays
MT8LSDT1664 制造商:Micron Technology Inc 功能描述:128MB 16MX64 SDRAM MODULE PBF DIMM 3.3V - Trays
MT8LSDT1664AG-10EB1 制造商:Micron Technology Inc 功能描述:DRAM MOD SDRAM 1GBIT 168UDIMM - Trays