參數(shù)資料
型號: HYS72T32000HP
廠商: QIMONDA
英文描述: 240-Pin Registered DDR2 SDRAM Modules
中文描述: 240針DDR2 SDRAM的注冊模塊
文件頁數(shù): 19/53頁
文件大?。?/td> 1264K
代理商: HYS72T32000HP
Internet Data Sheet
Rev. 1.01, 2006-09
03292006-ZZHP-PR83
19
HYS72T[32/64]xxxHP–[3S/3.7]–A
Registered DDR2 SDRAM Modules
3.3.2
AC Timing Parameters
This chapter contains the AC Timing Parameters.
TABLE 16
Timing Parameter by Speed Grade - DDR2–667
Parameter
Symbol
DDR2–667
Unit
Note
1)2)3)4)5)6)7)
8)
Min.
Max.
DQ output access time from CK / CK
DQS output access time from CK / CK
Average clock high pulse width
Average clock low pulse width
Average clock period
DQ and DM input setup time
DQ and DM input hold time
Control & address input pulse width for each input
t
IPW
DQ and DM input pulse width for each input
Data-out high-impedance time from CK / CK
DQS/DQS low-impedance time from CK / CK
DQ low impedance time from CK/CK
DQS-DQ skew for DQS & associated DQ signals
t
DQSQ
CK half pulse width
t
AC
t
DQSCK
t
CH.AVG
t
CL.AVG
t
CK.AVG
t
DS.BASE
t
DH.BASE
–450
–400
0.48
0.48
3000
100
175
0.6
0.35
t
AC.MIN
2 x
t
AC.MIN
Min(
t
CH.ABS
,
t
CL.ABS
)
t
HP
t
QHS
RL–1
– 0.25
+450
+400
0.52
0.52
8000
––
––
t
AC.MAX
t
AC.MAX
t
AC.MAX
240
__
ps
ps
t
CK.AVG
t
CK.AVG
ps
ps
ps
t
CK.AVG
t
CK.AVG
ps
ps
ps
ps
ps
9)
1)
10)11)
10)11)
12)13)14)
1)1)15)
t
DIPW
t
HZ
t
LZ.DQS
t
LZ.DQ
1)16)
1)1)
1)1)
17)
t
HP
18)
DQ hold skew factor
DQ/DQS output hold time from DQS
Write command to DQS associated clock edges
DQS latching rising transition to associated clock
edges
DQS input high pulse width
DQS input low pulse width
DQS falling edge to CK setup time
DQS falling edge hold time from CK
Write postamble
Write preamble
Address and control input setup time
Address and control input hold time
Read preamble
Read postamble
Active to precharge command
Active to active command period for 1KB page
size products
Active to active command period for 2KB page
size products
t
QHS
t
QH
WL
t
DQSS
340
ps
ps
nCK
t
CK.AVG
19)
20)
+ 0.25
21)
t
DQSH
t
DQSL
t
DSS
t
DSH
t
WPST
t
WPRE
t
LS.BASE
t
LH.BASE
t
RPRE
t
RPST
t
RAS
t
RRD
0.35
0.35
0.2
0.2
0.4
0.35
200
275
0.9
0.4
45
7.5
0.6
1.1
0.6
70000
t
CK.AVG
t
CK.AVG
t
CK.AVG
t
CK.AVG
t
CK.AVG
t
CK.AVG
ps
ps
t
CK.AVG
t
CK.AVG
ns
ns
1)
1)
22)23)
1)24)
25)26)
1)27)
28)
1)
t
RRD
10
ns
1)
相關(guān)PDF資料
PDF描述
HYS72T32000HR 240-Pin Registered DDR2 SDRAM Modules
HYS72T32000HR-2.5-A 240-Pin Registered DDR2 SDRAM Modules
HYS72T32000HR-3.7-A 240-Pin Registered DDR2 SDRAM Modules
HYS72T32000HR-3-A 240-Pin Registered DDR2 SDRAM Modules
HYS72T32000HR-3S-A 240-Pin Registered DDR2 SDRAM Modules
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HYS72T32000HR 制造商:QIMONDA 制造商全稱:QIMONDA 功能描述:240-Pin Registered DDR2 SDRAM Modules
HYS72T32000HR-2.5-A 制造商:QIMONDA 制造商全稱:QIMONDA 功能描述:240-Pin Registered DDR2 SDRAM Modules
HYS72T32000HR-3.7-A 制造商:QIMONDA 制造商全稱:QIMONDA 功能描述:240-Pin Registered DDR2 SDRAM Modules
HYS72T32000HR-3-A 制造商:QIMONDA 制造商全稱:QIMONDA 功能描述:240-Pin Registered DDR2 SDRAM Modules
HYS72T32000HR-3S-A 制造商:QIMONDA 制造商全稱:QIMONDA 功能描述:240-Pin Registered DDR2 SDRAM Modules