參數(shù)資料
型號(hào): AM79C32AVC
廠商: ADVANCED MICRO DEVICES INC
元件分類: 數(shù)字傳輸電路
英文描述: Digital Subscriber Controller⑩ (DSC⑩) Circuit
中文描述: DATACOM, DIGITAL SLIC, PQFP44
封裝: PLASTIC, TQFP-44
文件頁(yè)數(shù): 97/101頁(yè)
文件大?。?/td> 1607K
代理商: AM79C32AVC
Am79C30A/32A Data Sheet
97
The sidetone path defaults to –18-dB attenuation. If
disabling the sidetone path is desired, the sidetone
block must be enabled and programmed for infinite
attentuation.
Consider the LIU transformers, series resistors, and
IC LIU output drivers as a functional unit. Transform-
ers that meet CCITT I.430 requirements with other
transceivers are not necessarily appropriate for use
with the DSC circuit, and vice versa.
Interrupts should be masked when reading or writ-
ing any indirect or multibyte DSC circuit registers to
prevent the possibility of an interrupt occurring and
destroyed the contents of the Command Register.
If the MAP and secondary tone ringer are disabled,
the EAR, AREF, and LS outputs are high-imped-
ance. If the MAP is enabled, the unselected audio
output is high-impedance.
The MAP should not be enabled until after the LIU
has achieved synchronization. This will eliminate
the possibility of audible distortion when the internal
device timing is resynchronized to the S Interface.
To make optimum use of the MAP digital signal pro-
cessing chain, use digital gain (GX) for fine adjust-
ment, and analog gain (GA) for coarse adjustment.
The user must program the Secondary Tone Ringer
Frequency Register (STFR) with a legal value be-
fore enabling the secondary tone ringer.
In order to exit Power-Down Mode due to LIU acti-
vation, boththe F7 interrupt and the DSC/IDC cir-
cuit interrupt pin must be enabled. In order to exit
Power-Down Mode due to IOM-2 activation, both
the IOM-2 Timing Request interrupt and the
DSC/IDC circuit interrupt pin must be enabled.
The MAP auto-zero function must be enabled prior
to enabling the MAP. For all normal applications, the
auto-zero function should always be enabled.
To ensure proper operation of the filters (X and R)
and gains (GX, GR, GER, STGR, and ATGR), these
register blocks should not be accessed more fre-
quently than 128-μs intervals. This allows the inter-
nal buffers to the map to operate properly, since
they are updated only once per frame.
相關(guān)PDF資料
PDF描述
AM79C850KC SUPERNET-R 3
AM79C850KCW SUPERNET-R 3
AM79C864AKC Physical Layer Controller With Scrambler (PLC-S)
AM79C864AKCW Physical Layer Controller With Scrambler (PLC-S)
AM79C873 NetPHY⑩ -1 10/100 Mbps Ethernet Physical Layer Single-Chip Transceiver with 100BASE-FX Support
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AM79C32JC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ISDN Line Interface
AM79C32JCB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ISDN Line Interface
AM79C32PC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ISDN Line Interface
AM79C32PCB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ISDN Line Interface
AM79C401JC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Protocol Controller