參數(shù)資料
型號(hào): ADSP-BF548MBBCZ-5M
廠商: ANALOG DEVICES INC
元件分類: 數(shù)字信號(hào)處理
英文描述: 533 MHz Blackfin Embedded Processor: ADSP-BF548MBBCZ-5M Temp Range: –40°C to +85°C Package: 400-Ball CSP_BGA BC-400-1
中文描述: 16-BIT, 50 MHz, OTHER DSP, PBGA400
封裝: 17 X 17 MM, ROHS COMPLIANT, CSBGA-400
文件頁數(shù): 29/100頁
文件大小: 3095K
代理商: ADSP-BF548MBBCZ-5M
Rev. D
|
Page 34 of 100
|
May 2011
ADSP-BF542/ADSP-BF544/ADSP-BF547/ADSP-BF548/ADSP-BF549
Table 12 and Table 15 describe the voltage/frequency require-
ments for the ADSP-BF54x Blackfin processors’ clocks. Take
care in selecting MSEL, SSEL, and CSEL ratios so as not to
exceed the maximum core clock and system clock. Table 14
describes the phase-locked loop operating conditions.
9 SDA and SCL are 5.0V tolerant (always accept up to 5.5V maximum VIH). Voltage compliance on outputs (VOH) is limited by the VDDEXT supply voltage.
10Parameter value applies to USB_DP, USB_DM, and USB_VBUS pins. See Absolute Maximum Ratings on Page 39.
11Parameter value applies to all input and bidirectional pins, except PB1-0, PE15-14, PG15–11, and PH7-6.
12Parameter value applies to pins PG15–11 and PH7-6.
13Parameter value applies to pins PB1-0 and PE15-14. Consult the I2C specification version 2.1 for the proper resistor value and other open drain pin electrical parameters.
14TJ must be in the range: 0°C < TJ < 55°C during OTP memory programming operations.
Table 12. Core Clock (CCLK) Requirements—533 MHz and 600 MHz Speed Grade
1
Parameter
Min VDDINT
Internal Regulator Setting2
Max CCLK
Frequency
Unit
fCCLK
Core Clock Frequency
1.30 V
N/A
600
MHz
1.188 V
1.25 V
533
MHz
1.14 V
1.20 V
500
MHz
1.045 V
1.10 V
444
MHz
0.95 V
1.00 V
400
MHz
0.90 V
0.95 V
333
MHz
2 Use of an internal voltage regulator is not supported on automotive grade and 600 MHz speed grade models. Internal regulator setting should be used as recommended nominal
VDDINT for external regulator.
Table 13. Core Clock (CCLK) Requirements—400 MHz Speed Grade
1
Parameter
Min VDDINT
Internal Regulator Setting2
Max CCLK
Frequency
Unit
fCCLK
Core Clock Frequency
1.14 V
1.20 V
400
MHz
1.045 V
1.10 V
364
MHz
0.95 V
1.00 V
333
MHz
0.90 V
0.95 V
300
MHz
2 Use of an internal voltage regulator is not supported on automotive grade models. Internal regulator setting should be used as recommended nominal V
DDINT for external
regulator.
Table 14. Phase-Locked Loop Operating Conditions
Parameter
Min
Max
Unit
fVCO
Voltage Controlled Oscillator (VCO) Frequency
50
Maximum fCCLK
MHz
Table 15. System Clock Requirements
Parameter
Condition
DDR SDRAM Models
Mobile DDR SDRAM Models
Unit
Max
Min
Max
fSCLK
VDDINT ≥ 1.14 V
1, Non-extended temperature grades
133
2
120
3
133
MHz
fSCLK
VDDINT < 1.14 V
1, Non-extended temperature grades
100
N/A4
N/A4
MHz
fSCLK
VDDINT ≥ 1.0 V
1, Extended temperature grade
100
N/A
MHz
1 f
SCLK must be less than or equal to fCCLK.
2 Rounded number. Actual test specification is SCLK period of 7.5 ns. See Table 25 on Page 42.
3 Rounded number. Actual test specification is SCLK period of 8.33 ns.
4 V
DDINT must be greater than or equal to 1.14 V for mobile DDR SDRAM models. See Operating Conditions on Page 33.
相關(guān)PDF資料
PDF描述
ADSP-BF548BBCZ-5A 533 MHz Blackfin Embedded Processor: ADSP-BF548BBCZ-5A Temp Range: &#150;40&#176;C to +85&#176;C Package: 400-Ball CSP_BGA BC-400-1
ADSP-TS101SAB1-000 300 MHz TigerSHARC Processor with 6 Mbit on-chip SRAM; Package: 625 ball BGA; No of Pins: 625; Temperature Range: Ind
ADSP-TS101SAB2-000 300 MHz TigerSHARC Processor with 6 Mbit on-chip SRAM; Package: 484 ball BGA; No of Pins: 484; Temperature Range: Ind
ADSP-TS203SABP-050 500 MHz TigerSHARC Processor with 4 Mbit on-chip embedded DRAM; Package: 576 ball SBGA; No of Pins: 576; Temperature Range: Ind
ADSP-TS203SABPZ050 500 MHz TigerSHARC Processor with 4 Mbit on-chip embedded DRAM; Package: 576 ball SBGA; No of Pins: 576; Temperature Range: Ind
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADSP-BF549BBCZ 制造商:Analog Devices 功能描述:
ADSP-BF549BBCZ-ENG 制造商:Analog Devices 功能描述:- Bulk
adsp-bf5615bbz600 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Analog Devices 功能描述:
ADSP-BF561KBCZ-600 制造商:Analog Devices 功能描述:
ADSP-BF561SBB500 功能描述:IC PROCESSOR 500MHZ 297PBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:Blackfin® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤