參數(shù)資料
型號: ADF4150HVBCPZ-RL7
廠商: Analog Devices Inc
文件頁數(shù): 11/28頁
文件大小: 0K
描述: IC FRACTION-N FREQ SYNTH 32LFCSP
標(biāo)準(zhǔn)包裝: 1,500
類型: *
PLL:
輸入: CMOS
輸出: 時鐘
電路數(shù): 1
比率 - 輸入:輸出: 1:2
差分 - 輸入:輸出: 無/是
頻率 - 最大: 3GHz
除法器/乘法器: 是/無
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-WFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 32-LFCSP-WQ(5x5)
包裝: 帶卷 (TR)
ADF4150HV
Rev. 0 | Page 19 of 28
REGISTER 3
Control Bits
When Bits[C3:C1] are set to 011, Register 3 is programmed.
Figure 23 shows the input data format for programming this
register.
Boost Enable
Setting the DB18 bit to 1 enables the charge pump boost mode.
If boost mode is enabled, the narrow loop bandwidth is main-
tained for spur attenuation, but faster lock times are still possible.
Boost mode speeds up locking significantly for higher values of
PFD frequencies that normally have many cycle slips.
When boost mode is enabled, an extra charge pump current cell
is turned on. This cell outputs a constant current to the loop filter
or removes a constant current from the loop filter (depending on
whether the VCO tuning voltage needs to increase or decrease
to acquire the new frequency) until VTUNE approaches the lock
voltage. The boost current is then disabled and the charge pump
current setting reverts to the user programmed value.
Loop stability is maintained because the current is constant and
is not pulsed, so there is no need to switch a compensating loop
filter resistor in and out, as in standard fast lock modes. Note that
the PFD requires a 45% to 55% duty cycle for the boost mode to
operate correctly. This duty cycle can be guaranteed by setting
the RDIV2 bit (DB24) in Register 2.
Clock Divider Mode
Bits[DB16:DB15] must be set to 10 to activate phase resync
(see the Phase Resync section). Setting Bits[DB16:DB15] to
00 disables the clock divider (see Figure 23).
12-Bit Clock Divider Value
Bits[DB14:DB3] set the 12-bit clock divider value. This value
is the timeout counter for activation of phase resync. For more
information, see the Phase Resync section.
REGISTER 4
Control Bits
When Bits[C3:C1] are set to 100, Register 4 is programmed.
Figure 24 shows the input data format for programming this
register.
Feedback Select
The DB23 bit selects the feedback from the VCO output to the
N counter. When this bit is set to 1, the signal is taken directly
from the VCO. When this bit is set to 0, the signal is taken from
the output of the output dividers. The dividers enable coverage
of the wide frequency band (31.25 MHz to 3.0 GHz). When the
dividers are enabled and the feedback signal is taken from the
output, the RF output signals of two separately configured PLLs
are in phase. This is useful in some applications where the posi-
tive interference of signals is required to increase the power.
Divider Select
Bits[DB22:DB20] select the value of the output divider (see
Mute-Till-Lock Detect (MTLD)
When the DB10 bit is set to 1, the supply current to the RF output
stage is shut down until the part achieves lock, as measured by
the digital lock detect circuitry.
RF Output Enable
The DB5 bit enables or disables the primary RF output. If DB5
is set to 0, the primary RF output is disabled; if DB5 is set to 1,
the primary RF output is enabled.
Output Power
Bits[DB4:DB3] set the value of the primary RF output power
level (see Figure 24).
REGISTER 5
Control Bits
When Bits[C3:C1] are set to 101, Register 5 is programmed.
Figure 25 shows the input data format for programming this
register.
Antibacklash Pulse Width
Bits[DB31:DB30] set the PFD antibacklash pulse width.
The recommended value for all operating modes is 4.2 ns
(set Bits[DB31:DB30] to 00). Other antibacklash pulse width
settings are reserved and are not recommended.
Charge Cancellation
Setting the DB29 bit to 1 enables charge pump charge cancel-
lation. This has the effect of reducing PFD spurs in integer-N
mode. In fractional-N mode, this bit should be set to 0.
Lock Detect Pin Operation
Bits[DB23:DB22] set the operation of the lock detect (LD) pin
(see Figure 25).
REGISTER INITIALIZATION SEQUENCE
At initial power-up, after the correct application of voltages to
the supply pins, the ADF4150HV registers should be started in
the following sequence:
1.
Register 5
2.
Register 4
3.
Register 3
4.
Register 2
5.
Register 1
6.
Register 0
相關(guān)PDF資料
PDF描述
VI-27Y-MY-F1 CONVERTER MOD DC/DC 3.3V 33W
X9315WST1 IC XDCP 32-TAP 10K 3WIRE 8-SOIC
VI-27Y-MX-F4 CONVERTER MOD DC/DC 3.3V 49.5W
VI-242-IV CONVERTER MOD DC/DC 15V 150W
ADF4154BRU-REEL IC FRACTION-N FREQ SYNTH 16TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADF4151 制造商:AD 制造商全稱:Analog Devices 功能描述:Fractional-N/Integer-N PLL Synthesizer
ADF4151BCPZ 功能描述:IC PLL FREQ SYNTHESIZER 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
ADF4151BCPZ-RL7 功能描述:IC FRACTION-N FREQ SYNTH 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
ADF4152HVBCPZ 功能描述:IC FRACTION-N FREQ SYNTH 32LFCSP 制造商:analog devices inc. 系列:- 包裝:托盤 零件狀態(tài):在售 類型:* PLL:是 輸入:CMOS 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:2:2 差分 - 輸入:輸出:是/無 頻率 - 最大值:5GHz 分頻器/倍頻器:是/是 電壓 - 電源:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:32-VFQFN 裸露焊盤,CSP 供應(yīng)商器件封裝:32-LFCSP-VQ(5x5) 標(biāo)準(zhǔn)包裝:1
ADF4152HVBCPZ-RL7 功能描述:IC FRACTION-N FREQ SYNTH 32LFCSP 制造商:analog devices inc. 系列:- 包裝:剪切帶(CT) 零件狀態(tài):在售 類型:* PLL:是 輸入:CMOS 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:2:2 差分 - 輸入:輸出:是/無 頻率 - 最大值:5GHz 分頻器/倍頻器:是/是 電壓 - 電源:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:32-VFQFN 裸露焊盤,CSP 供應(yīng)商器件封裝:32-LFCSP-VQ(5x5) 標(biāo)準(zhǔn)包裝:1