• 參數(shù)資料
    型號: AD9788BSVZRL
    廠商: Analog Devices Inc
    文件頁數(shù): 37/64頁
    文件大小: 0K
    描述: IC DAC 16BIT 800MSPS 100TQFP
    產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
    DAC Architectures
    設(shè)計資源: Powering the AD9788 Using ADP2105 for Increased Efficiency (CN0141)
    標(biāo)準(zhǔn)包裝: 1,000
    系列: TxDAC®
    位數(shù): 16
    數(shù)據(jù)接口: 串行
    轉(zhuǎn)換器數(shù)目: 2
    電壓電源: 模擬和數(shù)字
    功率耗散(最大): 450mW
    工作溫度: -40°C ~ 85°C
    安裝類型: 表面貼裝
    封裝/外殼: 100-TQFP 裸露焊盤
    供應(yīng)商設(shè)備封裝: 100-TQFP-EP(14x14)
    包裝: 帶卷 (TR)
    輸出數(shù)目和類型: 4 電流,單極;4 電流,雙極
    采樣率(每秒): 800M
    AD9785/AD9787/AD9788
    Rev. A | Page 42 of 64
    DEVICE SYNCHRONIZATION
    System demands may impose two different requirements for
    synchronization. Some systems require multiple DACs to be
    synchronized to each other, for example, a system that supports
    transmit diversity or beamforming, where multiple antennas are
    used to transmit a correlated signal. In this case, the DAC outputs
    need to be phase aligned with each other, but there may not be a
    requirement for the DAC outputs to be aligned with a system-
    level reference clock. In systems with a time division multiplexing
    transmit chain, one or more DACs may be required to be
    synchronized with a system-level reference clock.
    Multiple devices are considered synchronized to each other
    when the state of the clock generation state machines is
    identical for all parts and the NCO phase accumulator is
    identical for all parts. Devices are considered synchronized to a
    system clock when there is a fixed and known relationship
    between the clock generation state machine and the NCO phase
    accumulator of the device to a particular clock edge of the
    system clock. The AD9785/AD9787/AD9788 support two
    modes of operation, pulse mode and PN code mode, for
    synchronizing devices under these two conditions.
    SYNCHRONIZATION LOGIC OVERVIEW
    Figure 60 shows a block diagram of the on-chip synchronization
    receive logic. There are two different modes of operation for the
    multichip synchronization feature: pulse mode and pseudorandom
    noise code (PN code) modulation/demodulation mode. The basic
    function of these two modes is to initialize the internal clock
    generation state machine and the NCO phase accumulator
    upon the application of external signals to the device.
    The receive logic responsible for initializing the clock gener-
    ation state machine generates a single DACCLK cycle-wide
    initialization pulse that sets the clock generation state machine
    logic to a known state. In pulse mode, this pulse is generated at
    every rising edge of the SYNC_I inputs. In PN code mode, the
    pulse is generated every time the correct code sequence is
    received on the SYNC_I inputs.
    This initialization pulse loads the clock generation state machine
    with the Clock State [3:0] value (Register 0x03, Bits [7:4]) as its
    next state. If the initialization pulse from the synchronization
    logic is generated properly, it is active for one DAC clock cycle,
    every 32 (or multiple of 32) DAC clock cycles. Because the clock
    generation state machine has 32 states operating at the DACCLK
    rate, every initialization pulse received after the first pulse loads
    the current state (the state to which the state machine is already
    set), maintaining the proper clock operation of the device.
    The Clock State [3:0] value is the state to which the clock
    generation state machine resets upon initialization. By varying
    this value, the timing of the internal clocks, with respect to
    the SYNC_I signal, can be adjusted. Every increment of the
    Clock State [3:0] value advances the internal clocks by one
    DACCLK period.
    The NCO phase accumulators can be initialized in pulse mode
    or PN code mode. In pulse mode, a simultaneous strobe signal
    must be sent to the TXENABLE pin of all devices that is
    synchronous to the DATACLK signal. This signal resets the
    phase accumulator of the NCOs across all devices, effectively
    synchronizing the NCOs.
    In PN code mode, the phase information of the master device is
    sent to the slave devices by the SYNC_I signal. The slave devices
    decode this phase information and automatically initialize their
    NCO phase accumulators to match the master device.
    相關(guān)PDF資料
    PDF描述
    AD9806KSTZ IC CCD SIGNAL PROC 10BIT 48LQFP
    AD9814JR IC CCD SIGNAL PROC 14BIT 28-SOIC
    AD9823KRUZRL7 IC CDS FOR DGTL CAMERA 14-TSSOP
    AD9824KCPZRL IC CCD SIGNAL PROC 14BIT 48LFCSP
    AD9826KRSZRL IC IMAGE SGNL PROC 16BIT 28-SSOP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    AD9788-DPG2-EBZ 功能描述:BOARD EVALUATION FOR AD9788 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:* 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
    AD9788-EBZ 制造商:Analog Devices 功能描述:Evaluation Board For AD9788 制造商:Analog Devices 功能描述:DUAL 16B, D-A CONVERTER - Bulk 制造商:Analog Devices 功能描述:Digital to Analog Eval. Board
    AD9788MOD-EBZ 制造商:Analog Devices 功能描述:DUAL 12-/14-/16-BIT 800 MSPS DAC WITH LOW POWER 32-BIT COMPLEX NCO 制造商:Analog Devices 功能描述:DUAL 16B, D-A CONVERTER - Bulk
    AD9789BBC 功能描述:數(shù)模轉(zhuǎn)換器- DAC 14 Bit 2.5 GSPS D-A Converter RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
    AD9789BBCRL 制造商:Analog Devices 功能描述:QAM Encoder/Interpolator/Upconverter 164-Pin CSP-BGA T/R 制造商:Analog Devices 功能描述:QAM ENCODER/INTERPOLATOR/UPCNVRTR 164CSPBGA - Tape and Reel 制造商:Analog Devices 功能描述:IC DAC 14BIT 2.4GSPS 4CH 164BGA 制造商:Analog Devices Inc. 功能描述:Digital to Analog Converters - DAC 14 Bit 2.5 GSPS D-A Converter 制造商:Analog Devices Inc. 功能描述:Digital to Analog Converters - DAC 14B 2400MSPS RF w/ 4CH Signal Process 制造商:Analog Devices 功能描述:CONVERTER - DAC