參數(shù)資料
型號: AD9552BCPZ-REEL7
廠商: Analog Devices Inc
文件頁數(shù): 12/32頁
文件大小: 0K
描述: IC PLL CLOCK GEN LP 32LFCSP
設(shè)計資源: Clock Distribution Circuit with Pin-Programmable Output Frequency, Output Logic Levels, and Fanout (CN0152)
標準包裝: 1,500
類型: 時鐘發(fā)生器
PLL: 帶旁路
輸入: 時鐘,晶體
輸出: CMOS,LVDS,LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 2:2
差分 - 輸入:輸出: 無/是
頻率 - 最大: 900MHz
除法器/乘法器: 是/無
電源電壓: 3.3V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 32-LFCSP-VQ(5x5)
包裝: 帶卷 (TR)
AD9552
Data Sheet
Rev. E | Page 2 of 32
TABLE OF CONTENTS
REVISION HISTORY
11/12—Rev. D to Rev. E
Changes to Figure 2...........................................................................8
Changes to Serial Control Port Section........................................20
Changes to Table 17.........................................................................24
Changes to Table 18.........................................................................25
Updated Outline Dimensions (Changed CP-32-2 to CP-32-7)...... 31
Changes to Ordering Guide ...........................................................31
7/11—Rev. C to Rev. D
Changes to Table 1, Reference Clock Input Characteristics,
Input High Voltage and Input Low Voltage Parameter Values... 4
Changes to Table 8, Added Endnote for Pin 9 and Pin 10.......... 8
Changes to Part Initialization Automatic Power-On Reset
Section, Second Paragraph............................................................ 17
Changes to Thermal Performance Section , First Paragraph ... 19
Changes to Serial Port Control Section, First Paragraph.......... 20
Changes to Table 20, Added Endnote to Bit 2 Description ...... 27
Updated Outline Dimensions....................................................... 31
7/10—Rev. B to Rev. C
Changed Crystal Load Capacitance to 15 pF............. Throughout
Added Conditions Statement to Specifications Section, Supply
Voltage Specifications, and Input Voltage Specifications............ 3
Reformatted Specifications Section (Renumbered Sequentially)..... 3
Added Input/Output Termination Recommendations Section,
Figure 17, and Figure 18 (Renumbered Sequentially)............... 13
Moved Preset Frequency Ratios Section ..................................... 13
Changes to Component Blocks Section ...................................... 15
Added Part Initialization and Automatic Power-On
Reset Section ................................................................................... 17
4/10—Rev. A to Rev. B
Changes to Preset Frequency Ratios Section.............................. 12
Moved Table 15 and Changes to Table 15................................... 13
Changes to Figure 17...................................................................... 14
Changes to PLL Section, Output Dividers Section, and
Input-to-OUT2 Option Section ............................................... 15
Changes to Output/Input Frequency Relationship Section...... 16
Changes to Table 22 ....................................................................... 23
Changes to Table 26 ....................................................................... 26
9/09—Rev. 0 to Rev. A
Changes to Table 4.............................................................................3
Changes to Table 5.............................................................................4
Added Table 6; Renumbered Sequentially .....................................4
Changes to Figure 5...........................................................................9
Changes to PLL Section................................................................. 14
Changes to Table 22 ....................................................................... 21
Changes to Table 25 ....................................................................... 24
7/09—Revision 0: Initial Version
相關(guān)PDF資料
PDF描述
AD9553BCPZ-REEL7 IC INTEGER-N CLCK GEN 32LFCSP
AD9557BCPZ-REEL7 IC CLK XLATR PLL 1250MHZ 40LFCSP
AD9558BCPZ-REEL7 IC CLK XLATR PLL 1250MHZ 64LFCSP
AD9571ACPZPEC-R7 IC PLL CLOCK GEN 25MHZ 40LFCSP
AD9572ACPZLVD-R7 IC PLL CLOCK GEN 25MHZ 40LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9552PCBZ 制造商:AD 制造商全稱:Analog Devices 功能描述:Oscillator Frequency Upconverter
AD9553 制造商:AD 制造商全稱:Analog Devices 功能描述:Flexible Clock Translator for GPON, Base Station, SONET/SDH, T1/E1, and Ethernet
AD9553/PCBZ 功能描述:BOARD EVAL FOR AD9553 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標準包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
AD9553BCPZ 功能描述:IC INTEGER-N CLCK GEN 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標準包裝:1 系列:- 類型:時鐘/頻率發(fā)生器,多路復用器 PLL:是 主要目的:存儲器,RDRAM 輸入:晶體 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:1:2 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:Digi-Reel® 其它名稱:296-6719-6
AD9553BCPZ-REEL7 功能描述:IC INTEGER-N CLCK GEN 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標準包裝:28 系列:- 類型:時鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件