參數(shù)資料
型號: XC4052XL-3HQ304I
廠商: Xilinx Inc
文件頁數(shù): 52/68頁
文件大?。?/td> 0K
描述: IC FPGA I-TEMP 3.3V 3SPD 304HQFP
產品變化通告: XC4000(XL,XLA,E) Discontinuation 15/Nov/2004
標準包裝: 12
系列: XC4000E/X
LAB/CLB數(shù): 1936
邏輯元件/單元數(shù): 4598
RAM 位總計: 61952
輸入/輸出數(shù): 256
門數(shù): 52000
電源電壓: 3 V ~ 3.6 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 304-BFQFP 裸露焊盤
供應商設備封裝: 304-PQFP(40x40)
R
XC4000E and XC4000X Series Field Programmable Gate Arrays
6-60
May 14, 1999 (Version 1.6)
Conguration Timing
The seven conguration modes are discussed in detail in
this section. Timing specications are included.
Slave Serial Mode
In Slave Serial mode, an external signal drives the CCLK
input of the FPGA. The serial conguration bitstream must
be available at the DIN input of the lead FPGA a short
setup time before each rising CCLK edge.
The lead FPGA then presents the preamble data—and all
data that overows the lead device—on its DOUT pin.
There is an internal delay of 0.5 CCLK periods, which
means that DOUT changes on the falling CCLK edge, and
the next FPGA in the daisy chain accepts data on the sub-
sequent rising CCLK edge.
Figure 51 shows a full master/slave system. An XC4000
Series device in Slave Serial mode should be connected as
shown in the third device from the left.
Slave Serial mode is selected by a <111> on the mode pins
(M2, M1, M0). Slave Serial is the default mode if the mode
pins are left unconnected, as they have weak pull-up resis-
tors during conguration.
Figure 52: Slave Serial Mode Programming Switching Characteristics
XC4000E/X
MASTER
SERIAL
XC4000E/X,
XC5200
SLAVE
XC3100A
SLAVE
XC1700D
PROGRAM
NOTE:
M2, M1, M0 can be shorted
to Ground if not used as I/O
NOTE:
M2, M1, M0 can be shorted
to VCC if not used as I/O
M2
M0 M1
DOUT
CCLK
CLK
VCC
+5 V
DATA
CE
CEO
VPP
RESET/OE
DONE
DIN
LDC
INIT
DONE
PROGRAM
D/P
INIT
RESET
CCLK
DIN
CCLK
DIN
DOUT
M2
M0 M1
M1
PWRDN
M0
M2
(Low Reset Option Used)
4.7 K
4.7 K
4.7 K
4.7 K
4.7 K
4.7 K
4.7 K
VCC
X9025
N/C
Figure 51: Master/Slave Serial Mode Circuit Diagram
4 TCCH
Bit n
Bit n + 1
Bit n
Bit n - 1
3 TCCO
5 TCCL
2 TCCD
1 TDCC
DIN
CCLK
DOUT
(Output)
X5379
Description
Symbol
Min
Max
Units
CCLK
DIN setup
1
TDCC
20
ns
DIN hold
2
TCCD
0ns
DIN to DOUT
3
TCCO
30
ns
High time
4
TCCH
45
ns
Low time
5
TCCL
45
ns
Frequency
FCC
10
MHz
Note: Conguration must be delayed until the INIT pins of all daisy-chained FPGAs are High.
Product Obsolete or Under Obsolescence
相關PDF資料
PDF描述
65801-031LF CLINCHER RECEPTACLE ASSY TIN
FMC31DREF-S13 CONN EDGECARD 62POS .100 EXTEND
FMC25DREI-S93 CONN EDGECARD 50POS .100 EYELET
MC7448VU867ND IC MPU RISC 32BIT 360-FCCBGA
MPC8535AVTATHA MPU POWERQUICC III 783FCPBGA
相關代理商/技術參數(shù)
參數(shù)描述
XC4052XLA-07HQ208C 制造商:Xilinx 功能描述:
XC4052XLA-08BG432C 制造商:Rochester Electronics LLC 功能描述: 制造商:Xilinx 功能描述:
XC4052XLA-08HQ160I 制造商:Xilinx 功能描述:
XC4052XLA-08HQ240C 制造商:Xilinx 功能描述:
XC4052XLA-09BG352I 制造商:Xilinx from Components Direct 功能描述:XC4052XLA-09BG352I, FPGA XC4000XLA - Trays 制造商:Xilinx 功能描述:Xilinx XC4052XLA-09BG352I, FPGA XC4000XLA Family 52K Gates 4598 Cells 227MHz 0.35um (CMOS) Technology 3.3V 352-Pin BGA