
W83627UHG
14. SERIALIZED IRQ
The W83627UHG supports a serialized IRQ scheme. This allows a signal line to be used to report the
parallel interrupt requests. Since more than one device may need to share the signal serial SERIRQ
signal, an open drain signal scheme is employed. The clock source is the PCI clock. The serialized
interrupt is transferred on the SERIRQ signal, one cycle consisting of three frames types: the Start
Frame, the IRQ/Data Frame, and the Stop Frame.
14.1 Start Frame
There are two modes of operation for the SERIRQ Start Frame: the Quiet mode and the Continuous
mode.
In the Quiet mode, the W83627UHG drives the SERIRQ signal active low for one clock, and then tri-
states it. This brings all the state machines of the W83627UHG from idle to active states. The host
controller (the South Bridge) then takes over driving SERIRQ signal low in the next clock and
continues driving the SERIRQ low for programmable 3 to 7 clock periods. This makes the total number
of clocks low 4 to 8 clock periods. After these clocks, the host controller drives the SERIRQ high for
one clock and then tri-states it.
In the Continuous mode, the START Frame can only be initiated by the host controller to update the
information of the IRQ/Data Frame. The host controller drives the SERIRQ signal low for 4 to 8 clock
periods. Upon a reset, the SERIRQ signal is defaulted to the Continuous mode for the host controller
to initiate the first Start Frame.
Please see the diagram below for more details.
R
T
S
R
T
S
SERIRQ
PCICLK
Host Controller
IRQ1
Drive Source
R
T
None
IRQ0 FRAME
IRQ1 FRAME
S
R
T
SMI# FRAME
None
START
START FRAME
H
SL
or
H
1
2
Figure 14-1 Start Frame Timing with Source Sampled A Low Pulse on IRQ1
H=Host Control
SL=Slave Control
R=Recovery
T=Turn-around
S=Sample
Note:
1. The Start Frame pulse can be 4-8 clocks wide.
2. The first clock of Start Frame is driven low by the W83627UHG because IRQ1 of the W83627UHG
Publication Release Date: March 24, 2008
-141-
Revision 1.44