
User’s Manual U12768EJ4V1UD
21
LIST OF FIGURES (4/6)
Figure No.
Title
Page
10-22
Example of Slave to Master Communication (When 9-Clock Wait Is Selected for Both Master
and Slave) ..................................................................................................................................................... 283
10-23
Block Diagram of UARTn .............................................................................................................................. 287
10-24
Settings of ASIMn (Operation Stop Mode) .................................................................................................... 294
10-25
ASIMn Setting (UART Mode) ........................................................................................................................ 295
10-26
ASISn Setting (UART Mode) ......................................................................................................................... 296
10-27
BRGCn Setting (UART Mode) ....................................................................................................................... 297
10-28
BRGMC0 and BRGMC01 Settings (UART Mode) ......................................................................................... 298
10-29
BRGMC1 Settings (UART Mode) .................................................................................................................. 299
10-30
Error Tolerance (When k = 16), Including Sampling Errors ........................................................................... 301
10-31
Format of Transmit/Receive Data in Asynchronous Serial Interface ............................................................. 302
10-32
Timing of Asynchronous Serial Interface Transmit Completion Interrupt ....................................................... 304
10-33
Timing of Asynchronous Serial Interface Receive Completion Interrupt ........................................................ 305
10-34
Receive Error Timing..................................................................................................................................... 306
11-1
Block Diagram of A/D Converter.................................................................................................................... 309
11-2
Basic Operation of A/D Converter ................................................................................................................. 317
11-3
Relationship Between Analog Input Voltage and A/D Conversion Result...................................................... 318
11-4
A/D Conversion by Hardware Start (with Falling Edge Specified) ................................................................. 320
11-5
A/D Conversion by Software Start ................................................................................................................. 321
11-6
Handling of Analog Input Pin ......................................................................................................................... 323
11-7
A/D Conversion End Interrupt Request Generation Timing ........................................................................... 324
11-8
Handling of AVDD Pin ..................................................................................................................................... 325
11-9
Overall Error .................................................................................................................................................. 326
11-10
Quantization Error ......................................................................................................................................... 327
11-11
Zero-Scale Error ............................................................................................................................................ 327
11-12
Full-Scale Error ............................................................................................................................................. 328
11-13
Differential Linearity Error .............................................................................................................................. 328
11-14
Integral Linearity Error ................................................................................................................................... 329
11-15
Sampling Time .............................................................................................................................................. 329
12-1
Block Diagram of DMAC................................................................................................................................ 331
12-2
Correspondence Between DRAn Setting Value and Internal RAM (4 KB)..................................................... 333
12-3
Correspondence Between DRAn Setting Value and Internal RAM (8 KB)..................................................... 334
12-4
DMA Transfer Operation Timing.................................................................................................................... 338
12-5
Processing When Transfer Requests DMA0 to DMA2 Are Generated Simultaneously................................. 339
13-1
Block Diagram of RTO................................................................................................................................... 341
13-2
Configuration of Real-Time Output Buffer Registers ..................................................................................... 342
13-3
Example of Operation Timing of RTO (When EXTR = 0, BYTE = 0) ............................................................. 346