參數(shù)資料
型號(hào): MC68L11F1CFN3
廠商: FREESCALE SEMICONDUCTOR INC
元件分類: 微控制器/微處理器
英文描述: 8-BIT, EEPROM, MICROCONTROLLER, PQCC68
封裝: PLASTIC, LCC-68
文件頁數(shù): 136/174頁
文件大?。?/td> 981K
代理商: MC68L11F1CFN3
MOTOROLA
RESETS AND INTERRUPTS
MC68HC11F1
5-2
TECHNICAL DATA
5.1.3 Computer Operating Properly (COP) Reset
The MCU includes a COP system to help protect against software failures. When the
COP is enabled, the software is responsible for keeping a free-running watchdog timer
from timing out. When the software is no longer being executed in the intended se-
quence, a system reset is initiated.
The state of the NOCOP bit in the CONFIG register determines whether the COP sys-
tem is enabled or disabled. To change the enable status of the COP system, change
the contents of the CONFIG register and then perform a system reset. In the special
test and bootstrap operating modes, the COP system is initially inhibited by the disable
resets (DISR) control bit in the TEST1 register. The DISR bit can subsequently be writ-
ten to zero to enable COP resets.
The COP timer rate control bits CR[1:0] in the OPTION register determine the COP
time-out period. The system E clock is divided by the values shown in Table 5-1. After
reset, these bits are zero, which selects the fastest time-out period. In normal operat-
ing modes, these bits can only be written once within 64 bus cycles after reset.
Complete the following reset sequence to service the COP timer. Write $55 to CO-
PRST to arm the COP timer clearing mechanism. Then write $AA to COPRST to clear
the COP timer. Performing instructions between these two steps is possible as long
as both steps are completed in the correct sequence before the timer times out.
5.1.4 Clock Monitor Reset
The clock monitor circuit is based on an internal RC time delay. If no MCU clock edges
are detected within this RC time delay, the clock monitor can optionally generate a sys-
tem reset. The clock monitor function is enabled or disabled by the CME and FCME
control bits in the OPTION register. The presence of a time-out is determined by the
RC delay, which allows the clock monitor to operate without any MCU clocks.
Clock monitor is used as a backup for the COP system. Because the COP needs a
clock to function, it is disabled when the clocks stop. Therefore, the clock monitor sys-
tem can detect clock failures not detected by the COP system.
Table 5-1 COP Timer Rate Selection
CR[1:0]
Divide
E By
XTAL = 8.0 MHz Time-
out
–0 ms, +16.4 ms
XTAL = 12.0 MHz
Time-out
–0 ms, +10.9 ms
XTAL = 16.0 MHz
Time-out
–0 ms, +8.2 ms
0 0
215
16.384 ms
10.923 ms
8.192 ms
0 1
217
65.536 ms
43.691 ms
32.768 ms
1 0
219
262.14 ms
174.76 ms
131.07 ms
1 1
221
1.049 s
699.05 ms
524.29 ms
E =
2.0 MHz
3.0 MHz
4.0 MHz
COPRST — Arm/Reset COP Timer Circuitry
$103A
Bit 7
654321
Bit 0
7654321
0
RESET:
0000000
0
相關(guān)PDF資料
PDF描述
MC68HC11F1CFN3R2 8-BIT, EEPROM, 3 MHz, MICROCONTROLLER, PQCC68
MC68HC11F1CFN3R2 8-BIT, EEPROM, 3 MHz, MICROCONTROLLER, PQCC68
MC68SZ328VH66V 66 MHz, RISC PROCESSOR, PBGA196
MC74F2970N DRAM CONTROLLER, PDIP24
MC908GP32CFBR2 8-BIT, FLASH, 8.2 MHz, MICROCONTROLLER, PQFP44
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68L11F1CFNE3 功能描述:8位微控制器 -MCU 8B MCU 1KRAM 512BYTES RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
MC68L11K1FN2R2 制造商:Motorola Inc 功能描述:
MC68L11K1FUE2 功能描述:8位微控制器 -MCU 8B MCU L-VOLTAGE-EPP RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
MC68L711E9FN2 制造商:Rochester Electronics LLC 功能描述:- Bulk
MC68L711E9FNE2 功能描述:8位微控制器 -MCU 8B MCU LO VOLTAGE RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT