參數(shù)資料
型號: HW-V5-ML561-UNI-G-J
廠商: Xilinx Inc
文件頁數(shù): 89/91頁
文件大小: 0K
描述: EVALUATION PLATFORM VIRTEX-5
產(chǎn)品變化通告: Development Systems Discontinuation 16/Jan/2012
標(biāo)準(zhǔn)包裝: 1
系列: Virtex®-5 LXT
類型: FPGA
適用于相關(guān)產(chǎn)品: XC5VLX50T-FFG1136
所含物品: 評估平臺,線纜,CD,小型閃存卡,DDR2 DIMM,- 不包括電源 -
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
9
LVPECL DC Specifications (LVPECL_25)
These values are valid when driving a 100
Ω differential load only, i.e., a 100Ω resistor between the two receiver pins. The
VOH levels are 200 mV below standard LVPECL levels and are compatible with devices tolerant of lower common-mode
ranges. Table 11 summarizes the DC output specifications of LVPECL. For more information on using LVPECL
, see UG190:
Virtex-5 FPGA User Guide, Chapter 6, SelectIO Resources.
PowerPC 440 Switching Characteristics
Consult the Embedded Processor Block in Virtex-5 FPGAs Reference Guide for further information.
Table 11: LVPECL DC Specifications
Symbol
DC Parameter
Min
Typ
Max
Units
VOH
Output High Voltage
VCC – 1.025
1.545
VCC –0.88
V
VOL
Output Low Voltage
VCC – 1.81
0.795
VCC –1.62
V
VICM
Input Common-Mode Voltage
0.6
2.2
V
VIDIFF
Differential Input Voltage(1,2)
0.100
1.5
V
Notes:
1.
Recommended input maximum voltage not to exceed VCCO +0.2V.
2.
Recommended input minimum voltage not to go below –0.5V.
Table 12: Processor Block Switching Characteristics
Clock Name
Description
Speed Grade
Units
-3
-2
-1
CPMC440CLK
CPU clock
550
475
400
MHz
CPMINTERCONNECTCLK
Xbar clock
366.6
316.6
266.6
MHz
CPMPPCS0PLBCLK
Slave 0 PLB clock(1)
183.3
158.3
133.3
MHz
CPMPPCS1PLBCLK
Slave 1 PLB clock(1)
183.3
158.3
133.3
MHz
CPMPPCMPLBCLK
Master PLB clock(1)
183.3
158.3
133.3
MHz
CPMMCCLK
Memory interface clock(1)(2)
366.6
316.6
266.6
MHz
CPMFCMCLK
FCM clock(1)
275
237.5
200
MHz
CPMDCRCLK
FPGA logic DCR clock(1)
183.3
158.3
133.3
MHz
CPMDMA0LLCLK
DMA0 LL clock(1)
250
200
MHz
CPMDMA1LLCLK
DMA1 LL clock(1)
250
200
MHz
CPMDMA2LLCLK
DMA2 LL clock(1)
250
200
MHz
CPMDMA3LLCLK
DMA3 LL clock(1)
250
200
MHz
JTGC440TCK
JTAG clock
50
MHz
CPMC440TIMERCLOCK
Timer clock
275
237.5
200
MHz
Notes:
1.
Typical bus frequencies are provided for reference only, actual frequencies are user-design dependent.
2.
Refer to DS567 for maximum clock speed of designs using the DDR2 Memory Controller for PowerPC 440 Processors.
相關(guān)PDF資料
PDF描述
HW-V5-ML550-UNI-G-J EVALUATION PLATFORM VIRTEX-5
HW-V5-ML525-UNI-G-J EVAL PLATFORM ROCKET IO VIRTEX-5
STD21W-F WIRE & CABLE MARKERS
XE8000EV120 BOARD EVAL FOR SX8722I070TRLF
AD923011-200EBZ BOARD EVAL FOR AD9230 200MSPS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HW-V5-PCIE2-UNI-G 功能描述:KIT DEV PCIEXPRESS GTX VIRTEX5 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 通用嵌入式開發(fā)板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex® -5 產(chǎn)品培訓(xùn)模塊:Blackfin® Processor Core Architecture Overview Blackfin® Device Drivers Blackfin® Optimizations for Performance and Power Consumption Blackfin® System Services 特色產(chǎn)品:Blackfin? BF50x Series Processors 標(biāo)準(zhǔn)包裝:1 系列:Blackfin® 類型:DSP 適用于相關(guān)產(chǎn)品:ADSP-BF548 所含物品:板,軟件,4x4 鍵盤,光學(xué)撥輪,QVGA 觸摸屏 LCD 和 40G 硬盤 配用:ADZS-BFBLUET-EZEXT-ND - EZ-EXTENDER DAUGHTERBOARDADZS-BFLLCD-EZEXT-ND - BOARD EXT LANDSCAP LCD INTERFACE 相關(guān)產(chǎn)品:ADSP-BF542BBCZ-4A-ND - IC DSP 16BIT 400MHZ 400CSBGAADSP-BF544MBBCZ-5M-ND - IC DSP 16BIT 533MHZ MDDR 400CBGAADSP-BF542MBBCZ-5M-ND - IC DSP 16BIT 533MHZ MDDR 400CBGAADSP-BF542KBCZ-6A-ND - IC DSP 16BIT 600MHZ 400CSBGAADSP-BF547MBBCZ-5M-ND - IC DSP 16BIT 533MHZ MDDR 400CBGAADSP-BF548BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGAADSP-BF547BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGAADSP-BF544BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGAADSP-BF542BBCZ-5A-ND - IC DSP 16BIT 533MHZ 400CSBGA
HW-VID-KIT 功能描述:可編程邏輯 IC 開發(fā)工具 Lattice Video Interface Kit RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類型:FPGA 工具用于評估:5CEFA7F3 接口類型: 工作電源電壓:
HW-VL1 制造商:IDEC CORPORATION 功能描述:BARRIER
HW-VL2 制造商:IDEC Corporation 功能描述:COVER;HW FNGR SAFE CONTAC CVR 制造商:IDEC CORPORATION 功能描述:HW FNGR SAFE CONTAC CVR
HW-VL3 制造商:IDEC Corporation 功能描述: 制造商:IDEC Corporation 功能描述:Replacs TW-VL3 FNGR SAF