參數(shù)資料
型號(hào): CWMPCEVB5200BE
廠商: Freescale Semiconductor
文件頁數(shù): 3/72頁
文件大小: 0K
描述: BOARD MPC5200B W/256MB
標(biāo)準(zhǔn)包裝: 1
類型: MPU
適用于相關(guān)產(chǎn)品: MPC5200B
所含物品:
MPC5200B Data Sheet, Rev. 4
Freescale Semiconductor
11
1.2.1
System Oscillator Electrical Characteristics
1.2.2
RTC Oscillator Electrical Characteristics
1.2.3
System PLL Electrical Characteristics
1.2.4
e300 Core PLL Electrical Characteristics
The internal clocking of the e300 core is generated from and synchronized to the system clock by means of a voltage-controlled
core PLL.
Table 8. System Oscillator Electrical Characteristics
Characteristic
Sym
Notes
Min
Typical
Max
Unit
SpecID
SYS_XTAL frequency
fsys_xtal
15.6
33.3
35.0
MHz
O1.1
Oscillator start-up time
tup_osc
10
ms
O1.2
Table 9. RTC Oscillator Electrical Characteristics
Characteristic
Sym
Notes
Min
Typical
Max
Unit
SpecID
RTC_XTAL frequency
frtc_xtal
32.768
kHz
O2.1
Table 10. System PLL Specifications
Characteristic
Sym
Notes
Min
Typical
Max
Unit
SpecID
SYS_XTAL frequency
fsys_xtal
(1)
1 The SYS_XTAL frequency and PLL Configuration bits must be chosen such that the resulting system frequency, CPU
(core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating
frequencies.
15.6
33.3
35.0
MHz
O3.1
SYS_XTAL cycle time
tsys_xtal
66.6
30.0
28.5
ns
O3.2
SYS_XTAL clock input jitter
tjitter
(2)
2 This represents total input jitter—short term and long term combined—and is guaranteed by design. Two different
types of jitter can exist on the input to CORE_SYSCLK, systemic and true random jitter. True random jitter is rejected.
Systemic jitter is passed into and through the PLL to the internal clock circuitry.
150
ps
O3.3
System VCO frequency
fVCOsys
(1)
250
533
800
MHz
O3.4
System PLL relock time
tlock
(3)
3 Relock time is guaranteed by design and characterization. PLL-relock time is the maximum amount of time required
for the PLL lock after a stable VDD and CORE_SYSCLKare reached during the power-on reset sequence. This
specification also applies when the PLL has been disabled and subsequently re-enabled during sleep modes.
100
μsO3.5
相關(guān)PDF資料
PDF描述
0210490246 CABLE JUMPER 1.25MM .178M 18POS
0210490245 CABLE JUMPER 1.25MM .178M 18POS
0210390953 CABLE JUMPER 1MM .152M 25POS
RBC08DRYI-S734 CONN EDGECARD 16POS DIP .100 SLD
LGU2E471MELA CAP ALUM 470UF 250V 20% SNAP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CWMPCEVB5200BE 制造商:Freescale Semiconductor 功能描述:MPC5200B BOARD W/ 256MB
CWMPH1 功能描述:電線導(dǎo)管 In-Cabinet Horizontal Cable Manager Fron RoHS:否 制造商:Panduit 類型:Slotted SideWall Open finger design wiring cut 材料:Polypropylene 顏色:Light Gray 大小: 最大光束直徑: 抗拉強(qiáng)度: 外部導(dǎo)管寬度:25 mm 外部導(dǎo)管高度:25 mm
CWMPH1Y 制造商:Panduit Corp 功能描述:PANDUIT
CWMPHF1 功能描述:電線導(dǎo)管 In-Cabinet Horizontal Cable Manager Fron RoHS:否 制造商:Panduit 類型:Slotted SideWall Open finger design wiring cut 材料:Polypropylene 顏色:Light Gray 大小: 最大光束直徑: 抗拉強(qiáng)度: 外部導(dǎo)管寬度:25 mm 外部導(dǎo)管高度:25 mm
CWMPV2318 功能描述:電線導(dǎo)管 In-Cabinet Vertical Cable Manager 18 RU RoHS:否 制造商:Panduit 類型:Slotted SideWall Open finger design wiring cut 材料:Polypropylene 顏色:Light Gray 大小: 最大光束直徑: 抗拉強(qiáng)度: 外部導(dǎo)管寬度:25 mm 外部導(dǎo)管高度:25 mm