參數(shù)資料
型號(hào): XC5VLX50T-3FFG665C
廠商: Xilinx Inc
文件頁數(shù): 57/91頁
文件大?。?/td> 0K
描述: IC FPGA VIRTEX-5 50K 665FCBGA
產(chǎn)品變化通告: Step Intro and Pkg Change 11/March/2008
標(biāo)準(zhǔn)包裝: 1
系列: Virtex®-5 LXT
LAB/CLB數(shù): 3600
邏輯元件/單元數(shù): 46080
RAM 位總計(jì): 2211840
輸入/輸出數(shù): 360
電源電壓: 0.95 V ~ 1.05 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 665-BBGA,F(xiàn)CBGA
供應(yīng)商設(shè)備封裝: 665-FCBGA
配用: 568-5088-ND - BOARD DEMO DAC1408D750
HW-V5-ML561-UNI-G-ND - EVALUATION PLATFORM VIRTEX-5
HW-V5-ML550-UNI-G-ND - EVALUATION PLATFORM VIRTEX-5
HW-V5-ML521-UNI-G-ND - EVALUATION PLATFORM VIRTEX-5
HW-V5GBE-DK-UNI-G-ND - KIT DEV V5 LXT GIGABIT ETHERNET
122-1508-ND - EVALUATION PLATFORM VIRTEX-5
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
60
Output Clock Jitter
Output Clock Phase Alignment
Table 79: Output Clock Jitter
Symbol
Description
Constraints
Speed Grade
Units
-3
-2
-1
Clock Synthesis Period Jitter
TPERJITT_0
CLK0
±120
ps
TPERJITT_90
CLK90
±120
ps
TPERJITT_180
CLK180
±120
ps
TPERJITT_270
CLK270
±120
ps
TPERJITT_2X
CLK2X, CLK2X180
±200
±230
ps
TPERJITT_DV1
CLKDV (integer division)
±150
±180
ps
TPERJITT_DV2
CLKDV (non-integer division)
±300
±345
ps
TPERJITT_FX
CLKFX, CLKFX180
Note 1
ps
Notes:
1.
Values for this parameter are available in the Architecture Wizard.
Table 80: Output Clock Phase Alignment
Symbol
Description
Constraints
Speed Grade
Units
-3
-2
-1
Phase Offset Between CLKIN and CLKFB
TIN_FB_OFFSET
CLKIN/CLKFB
±50
±60
ps
Phase Offset Between Any DCM Outputs(1)
TOUT_OFFSET_1X
CLK0, CLK90, CLK180, CLK270
±140
±160
ps
TOUT_OFFSET_2X
CLK2X, CLK2X180, CLKDV
±150
±200
ps
TOUT_OFFSET_FX
CLKFX, CLKFX180
±160
±220
ps
Duty Cycle Precision(2)
TDUTY_CYC_DLL
DLL outputs(3)
±150
±180
ps
TDUTY_CYC_FX
DFS outputs(4)
±150
±180
ps
Notes:
1.
All phase offsets are in respect to group CLK1X.
2.
CLKOUT_DUTY_CYCLE_DLL applies to the 1X clock outputs (CLK0, CLK90, CLK180, and CLK270) only if
DUTY_CYCLE_CORRECTION = TRUE. The duty cycle distortion includes the global clock tree (BUFG).
3.
DLL Outputs are used in these instances to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
4.
DFS Outputs are used in these instances to describe the outputs: CLKFX and CLKFX180.
相關(guān)PDF資料
PDF描述
XC6VLX75T-L1FF484I IC FPGA VIRTEX-6LXT 484FFBGA
XC6VLX75T-L1FFG484I IC FPGA VIRTEX 6 74K 484FFGBGA
ABC65DRXN-S734 CONN EDGECARD 130PS DIP .100 SLD
XC5VLX50T-3FF665C IC FPGA VIRTEX-5 50K 665FCBGA
ABC65DRXH-S734 CONN EDGECARD 130PS DIP .100 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC5VLX50T-3FFG665I 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-5 Family Overview
XC5VLX50T-X1FF1136C 制造商:Xilinx 功能描述:
XC5VLX50T-X1FF665C 制造商:Xilinx 功能描述:
XC5VLX50T-X1FFG1136C 制造商:Xilinx 功能描述:
XC5VLX50T-X1FFG665C 制造商:Xilinx 功能描述: