
PRELIMINARY                                                RV5C387A
12345
- 31 -
< Considerations in Using Oscillation Halt Sensing Circuit >
Be sure to prevent the oscillation halt sensing circuit from malfunctioning by preventing the following:
1) Instantaneous power-down on the VDD
2) Condensation on the crystal oscillator
3) On-board noise to the crystal oscillator
4) Applying to individual pins voltage exceeding their respective maximum ratings
In particular, note that the XSTP bit may fail to be set to 1 in the presence of any applied supply voltage as
illustrated below in such events as backup battery installation. Further, give special considerations to prevent
excessive chattering in the oscillation halt sensing circuit.
VDD
< Supply Voltage Sensing Circuit >
The Supply voltage monitoring circuit is configured to conduct a sampling operation during an interval of 7.8ms per
second to check for a drop in supply voltage below a threshold voltage of 2.1 or 1.6v for the VDSL bit setting of 0 (the
default setting) or 1, respectively, in the Control Register 2, thus minimizing supply current requirements as illustrated in
the timing chart below.  This circuit suspends a sampling operation once the VDET bit is set to 1 in the Control Register
2.
VDET
(D6 at Address Fh)
XSTP
VDD
Threshold voltage of 2.1 or 1.6v
1s
VDET
←
0
7.8ms
Sampling operation by supply
voltage monitoring circuit
Internal initiali-
zation period
(1 to 2 sec.)
XSTP, VDET
←
0
14.4. 
Alarm and Periodic Interrupt
The RV5C387A incorporates the alarm interrupt circuit and the periodic interrupt circuit that are configured to
generate alarm signals and periodic interrupt signals, respectively, for output from the /INTRA, /INTRB, or
/INTRC pins as described below.
(1) Alarm Interrupt Circuit
The alarm interrupt circuit is configured to generate alarm signals for output from the /INTRB or /INTRC,
which is driven low (enabled) upon the occurrence of a match between current time read by the time counters
(the day-of-week, hour, and minute counters) and alarm time preset by the alarm registers (the Alarm_W
registers intended for the day-of-week, hour, and minute digit settings and the Alarm_D registers intended for
the hour and minute digit settings).  The Alarm_W is output from the /INTRB, and the Alarm_D is output
from /INTRC.
(2) Periodic Interrupt Circuit
The periodic interrupt circuit is configured to generate either clock pulses in the pulse mode or interrupt
signals in the level mode for output from the /INTRC pin depending on the CT2, CT1, and CT0 bit settings in
the control register 1.