參數(shù)資料
型號: MSC7118VM1200
廠商: Freescale Semiconductor
文件頁數(shù): 15/60頁
文件大小: 0K
描述: DSP 16BIT W/DDR CTRLR 400-MAPBGA
標準包裝: 90
系列: StarCore
類型: 定點
接口: 主機接口,I²C,UART
時鐘速率: 300MHz
非易失內存: ROM(8 kB)
芯片上RAM: 464kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 1.20V
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 400-LFBGA
供應商設備封裝: 400-MAPBGA(17x17)
包裝: 托盤
MSC7118 Low-Cost 16-bit DSP with DDR Controller Data Sheet, Rev. 7
Electrical Characteristics
Freescale Semiconductor
22
2.5.2
Configuring Clock Frequencies
This section describes important requirements for configuring clock frequencies in the MSC7118 device when using the PLL
block. To configure the device clocking, you must program four fields in the Clock Control Register (CLKCTL):
PLLDVF field. Specifies the PLL division factor (PLLDVF + 1) to divide the input clock frequency FCLKIN. The output
of the divider block is the input to the multiplier block.
PLLMLTF field. Specifies the PLL multiplication factor (PLLMLTF + 1). The output from the multiplier block is the
loop frequency FLOOP.
RNG field. Selects the available PLL frequency range for FVCO, either FLOOP when the RNG bit is set (1) or FLOOP/2
when the RNG bit is cleared (0).
CKSEL field. Selects FCLKIN, FVCO, or FVCO/2 as the source for the core clock.
There are restrictions on the frequency range permitted at the beginning of the multiplication portion of the PLL that affect the
allowable values for the PLLDVF and PLLMLTF fields. The following sections define these restrictions and provide guidelines
to configure the device clocking when using the PLL. Refer to the Clock and Power Management chapter in the MSC711x
Reference Manual for details on the clock programming model.
2.5.2.1
PLL Multiplier Restrictions
There are two restrictions for correct usage of the PLL block:
The input frequency to the PLL multiplier block (that is, the output of the divider) must be in the range 10–25 MHz.
The output frequency of the PLL multiplier must be in the range 266–532 MHz.
When programming the PLL for a desired output frequency using the PLLDVF, PLLMLTF, and RNG fields, you must meet
these constraints.
2.5.2.2
Input Division Factors and Corresponding CLKIN Frequency Range
The value of the PLLDVF field determines the allowable CLKIN frequency range, as shown in Table 9.
Table 9. CLKIN Frequency Ranges by Divide Factor Value
PLLDVF
Field Value
Input Divide
Factor
CLKIN Frequency Range
Comments
0x00
1
10 to 25 MHz
Input Division by 1
0x01
2
20 to 50 MHz
Input Division by 2
0x02
3
30 to 75 MHz
Input Division by 3
0x03
4
40 to 100 MHz
Input Division by 4
0x04
5
50 to 100 MHz
Input Division by 5
0x05
6
60 to 100 MHz
Input Division by 6
0x06
7
70 to 100 MHz
Input Division by 7
0x07
8
80 to 100 MHz
Input Division by 8
0x08
9
90 to 100 MHz
Input Division by 9
0x09
10
100 MHz
Input Division by 10
Note:
The maximum CLKIN frequency is 100 MHz. Therefore, the PLLDVF value must be in the range from 1–10.
相關PDF資料
PDF描述
MSC7118VF1200 DSP 16BIT W/DDR CTRLR 400-MAPBGA
VI-24V-EU CONVERTER MOD DC/DC 5.8V 200W
MIC384-0BM TR IC SUPERVSR THERM LOC/REM 8SOIC
VI-213-EU CONVERTER MOD DC/DC 24V 200W
TCJW686M006R0070 CAP TANT 68UF 6.3V 20% 2312
相關代理商/技術參數(shù)
參數(shù)描述
MSC7119 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Low-Cost 16-bit DSP with DDR Controller and 10/100 Mbps Ethernet MAC
MSC7119_08 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Low-Cost 16-bit DSP with DDR Controller and 10/100 Mbps Ethernet MAC
MSC7119VF1200 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC FASTSTAR DSP RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風格:SMD/SMT
MSC7119VM1200 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC FASTSTAR DSP RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風格:SMD/SMT
MSC711XADS 功能描述:開發(fā)板和工具包 - 其他處理器 DEV SYS FOR FSL 711X DEV RoHS:否 制造商:Freescale Semiconductor 產品:Development Systems 工具用于評估:P3041 核心:e500mc 接口類型:I2C, SPI, USB 工作電源電壓: