參數(shù)資料
型號: MAX101CFR
廠商: MAXIM INTEGRATED PRODUCTS INC
元件分類: ADC
英文描述: 500Msps, 8-Bit ADC with Track/Hold
中文描述: DUAL 1-CH 8-BIT FLASH METHOD ADC, PARALLEL ACCESS, PQFP84
封裝: HEAT SINK, CERAMIC, FP-84
文件頁數(shù): 13/16頁
文件大?。?/td> 116K
代理商: MAX101CFR
M
500Msps, 8-Bit ADC with Trac k/Hold
______________________________________________________________________________________
13
CLK and DCLK
All input and output clock signals are differential. The
input clocks, CLK and CLK, are the primary timing sig-
nals for the MAX101A. CLK (pins 2, 62) and CLK (pins
3, 61) are fed to the internal circuitry through an internal
50
transmission line. One set of CLK, CLK inputs
should be driven and the other pair terminated by 50
to -2V. Either set of inputs can be used as the driven
inputs (input lines are balanced) for easy circuit con-
nection. A minimum pulse width (t
PWL
) is required for
CLK and CLK (Figures 1–3).
For best performance and consistent results, use a low-
phase-jitter clock source for CLK and CLK. Phase jitter
larger than 2ps from the input clock source reduces the
converter’s effective bits performance and causes
inconsistent results. The clock supplied to the
MAX101A is internally divided by two, reshaped, and
buffered. This divided clock becomes the internal sig-
nal used as strobes for the converters.
DCLK and DCLK are output clock signals derived from
the input clocks and are used for external timing of the
AData and BData outputs. (AData is valid after the ris-
ing edge of DCLK, and BData is valid after the falling
edge.) They are fixed at one-half the rate of the input
clocks in normal mode (Table 1). The MAX101A is
characterized to work with 500MHz maximum input
clock frequencies. See Typical Operating Circuit
Output Mode Control (DIV 10)
When DIV10 is grounded, it enables the test mode,
where the input incoming clock is divided by ten. This
reduces the output data and clock rates by a factor of
5, allowing the output clock duty cycle to remain at
50%. The clock to output phasing remains the same
and four out of every five sampled input values are dis-
carded.
When left open, this input (DIV10) is pulled low by inter-
nal circuitry and the converter functions in its normal
mode.
Layout, Grounding, and Power S upplies
A +5V ±5% supply as well as a -5.2V ±5% supply is
needed for proper operation. Bypass the V
EE
and V
CC
supply pins to GND with high-quality 0.1μF and 0.001μF
ceramic capacitors located as close to the package as
possible. Connect all ground pins to a ground plane to
optimize noise immunity and device accuracy. Turn on
the fan before connecting the power supplies. See
Package Informationfor the required airflow.
Phase Adjust
This control pin affects the point in time that one-half of
the converter samples the input signal relative to the
other half. PH
ADJ
is normally connected to ground (0V),
but can be adjusted over a ±1.25V range that typically
provides a ±18ps adjustment between the “A” side T/H
bridge strobe and the “B” side T/H bridge strobe.
Interleaving (Input Cloc k Phasing)
To interleave two MAX101As it is necessary to know on
which positive edge of the input clock data will change.
At power-up, the clock edge from which AData and
BData are synchronized is undetermined. The convert-
er can work from a specific input clock edge, as
described in the following paragraph.
TRK1 and TRK1 are differential inputs that are used in
addition to the normal input clock (CLK) to set data
phasing. A signal at one-half the input clock rate with
the proper setup and hold times (setup and hold typi-
cally 300ps) is applied to these inputs. Choose AData
by applying a logic “1” to TRK1 (“0” to TRK1) before
CLK’s negative transition. Choose BData by applying a
logic “0” to TRK1 before CLK’s negative edge (“1” to
TRK1). Voltages at the TRK1 input between ±50mV are
interpreted as logic “1” and voltages between -350mV
and -500mV are interpreted as logic “0”.
相關(guān)PDF資料
PDF描述
MAX101A 500Msps, 8-Bit ADC with Track/Hold
MAX1026ACEE-T 10-Bit 300ksps ADCs with FIFO, Temp Sensor, Internal Reference
MAX1026AEEE-T 10-Bit 300ksps ADCs with FIFO, Temp Sensor, Internal Reference
MAX1028 10-Bit 300ksps ADCs with FIFO, Temp Sensor, Internal Reference
MAX1030 10-Bit 300ksps ADCs with FIFO, Temp Sensor, Internal Reference
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX1020 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:10-Bit, Multichannel ADCs/DACs with FIFO, Temperature Sensing, and GPIO Ports
MAX1020_12 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:10-Bit, Multichannel ADCs/DACs with FIFO, Temperature Sensing, and GPIO Ports
MAX1020BETX 功能描述:ADC / DAC多通道 RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX1020BETX+ 功能描述:ADC / DAC多通道 10Bit AD/DACs w/FIFO Temp Sns/GPIO Ports RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX1020BETX+T 功能描述:ADC / DAC多通道 10Bit AD/DACs w/FIFO Temp Sns/GPIO Ports RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-40