參數(shù)資料
型號(hào): ISL6539IAZ-T
廠商: INTERSIL CORP
元件分類: 穩(wěn)壓器
英文描述: Wide Input Range Dual PWM Controller with DDR Option
中文描述: DUAL SWITCHING CONTROLLER, 345 kHz SWITCHING FREQ-MAX, PDSO28
封裝: ROHS COMPLIANT, PLASTIC, QSOP-28
文件頁數(shù): 6/20頁
文件大?。?/td> 503K
代理商: ISL6539IAZ-T
6
FN9144.4
June 6, 2005
ISEN1, ISEN2 (Pin 7, 22)
These pins are used to monitor the voltage drop across the
lower MOSFET for current feedback and overcurrent
protection. For precise current detection these inputs can be
connected to the optional current sense resistors placed in
series with the source of the lower MOSFETs.
EN1, EN2 (Pin 8, 21)
These pins enable operation of the respective converter
when high. When both pins are low, the chip is disabled and
only low leakage current is taken from Vcc and Vin. EN1 and
EN2 can be used independently to enable either Channel 1
or Channel 2, respectively.
VSEN1, VSEN2 (Pin 10, 19)
These pins are connected to the resistive dividers that set
the desired output voltage. The PGOOD, UVP, and OVP
circuits use this signal to report output voltage status.
OCSET1 (Pin 11)
This pin is a buffered 0.9V internal reference voltage. A
resistor from this pin to ground sets the overcurrent
threshold for the first controller.
SOFT1, SOFT2 (Pin 12, 17)
These pins provide soft-start function for their respective
controllers. When the chip is enabled, the regulated 5μA
pull-up current source charges the capacitor connected from
the pin to ground. The output voltage of the converter follows
the ramping voltage on the SOFT pin in the soft-start
process with the SOFT pin voltage as reference. When the
SOFT pin voltage is higher than 0.9V, the error amplifier will
use the internal 0.9V reference to regulate output voltage.
In the event of undervoltage and overcurrent shutdown, the
soft-start pin is pulled down through a 2k
resistor to ground
to discharge the soft-start capacitor.
DDR (Pin 13)
When the DDR pin is low, the chip can be used as a dual
switcher controller. The output voltage of the two channels
can be programmed independently by VSENx pin resistor
dividers. The PWM signals of Channel 1 and Channel 2 will
be synchronized 180 degrees out-of-phase.
When the DDR pin is high, the chip transforms into a
complete DDR memory solution. The OCSET2 pin becomes
an input through a resistor divider tracking to VDDQ/2. The
PG2/REF pin becomes the output of the VDDQ/2 buffered
voltage. The VDDQ/2 voltage is also used as the reference
to the error amplifier by the second channel. The channel
phase-shift synchronization is determined by the VIN pin
when DDR = 1 as described in VIN (Pin 14) below.
VIN (Pin 14)
This pin has multiple functions. When connected to the input
voltage, it provides a feed-forward input to the oscillator for
the rejection of input voltage variation. The ramp of the PWM
comparator is proportional to the voltage on this pin (see
Table 1 and Table 2 for details). While the DDR pin is high (in
the DDR application) and when the VIN pin voltage is tied to
5V, it commands 90° out-of-phase channel synchronization,
with the second channel lagging the first channel, to reduce
inter-channel interference. While the DDR pin is high (in the
DDR application) and when the VIN pin voltage is tied to
ground, it commands in-phase channel synchronization.
PG1 (Pin 15)
PGOOD1 is an open drain output used to indicate the status
of the output voltage. This pin is pulled low when the first
channel output is out of ±11% of the set value.
PG2/REF (Pin 16)
This pin has a double function, depending on the mode of
operation.
When the chip is used as a dual channel PWM controller
(DDR=0), the pin provides an open drain PGOOD2 function
for the second channel the same way as PG1. The pin is
pulled low when the second channel output is out of ±11% of
the set value.
In DDR mode (DDR = 1), this pin is the output of the buffer
amplifier that takes VDDQ/2 voltage applied to OCSET2 pin
from the resistor divider.
It can source a typical 10mA current.
OCSET2 (Pin 18)
In a dual channel application with DDR = 0, a resistor from
this pin to ground sets the overcurrent threshold for the
second channel controller. Its voltage is the buffered internal
0.9V reference.
In the DDR application with DDR = 1, this pin connects to the
center point of a resistor divider tracking the VDDQ/2. This
voltage is then buffered by an amplifier voltage follower and
sent to the PG2/REF pin. It sets the reference voltage of
Channel 2 for its regulation.
VCC (Pin 28)
VCC provides the bias supply for the ISL6539. The supply to
VCC should be locally bypassed using a ceramic capacitor.
Typical Application
Figures 1 and 2 show the application circuits of a dual
channel DC/DC converter.
The power supply in Figure 1 provides +V2.5 and +V1.8
voltages for memory and the graphics interface chipset from
a 5.0–15VDC input rail.
Figure 2 illustrates the application circuit for a DDR memory
power solution. The power supply shown in Figure 2
generates +2.5V VDDQ voltage. The +1.25V VTT
termination voltage tracks VDDQ/2 and is derived from
+2.5V VDDQ. To complete the DDR memory power
requirements, the +1.25V reference voltage is provided
through the PG2 pin. In this application circuit shown, two
output 220μF capacitors are used at the outputs.
ISL6539
相關(guān)PDF資料
PDF描述
ISL6540 Single-Phase Buck PWM Controller with Integrated High Speed MOSFET Driver and Pre-Biased Load Capability
ISL6540_06 Single-Phase Buck PWM Controller with Integrated High Speed MOSFET Driver and Pre-Biased Load Capability
ISL6540CRZ Single-Phase Buck PWM Controller with Integrated High Speed MOSFET Driver and Pre-Biased Load Capability
ISL6540CRZA Single-Phase Buck PWM Controller with Integrated High Speed MOSFET Driver and Pre-Biased Load Capability
ISL6540IRZ Single-Phase Buck PWM Controller with Integrated High Speed MOSFET Driver and Pre-Biased Load Capability
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL6540ACRZ 功能描述:IC REG CTRLR BUCK PWM VM 28-QFN RoHS:是 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - DC DC 切換控制器 系列:- 標(biāo)準(zhǔn)包裝:75 系列:- PWM 型:電流模式 輸出數(shù):1 頻率 - 最大:1MHz 占空比:81% 電源電壓:4.3 V ~ 13.5 V 降壓:是 升壓:是 回掃:是 反相:無 倍增器:無 除法器:無 Cuk:無 隔離:無 工作溫度:0°C ~ 70°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 包裝:管件 產(chǎn)品目錄頁面:1051 (CN2011-ZH PDF) 其它名稱:296-2543-5
ISL6540ACRZ-T 功能描述:IC REG CTRLR BUCK PWM VM 28-QFN RoHS:是 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - DC DC 切換控制器 系列:- 特色產(chǎn)品:LM3753/54 Scalable 2-Phase Synchronous Buck Controllers 標(biāo)準(zhǔn)包裝:1 系列:PowerWise® PWM 型:電壓模式 輸出數(shù):1 頻率 - 最大:1MHz 占空比:81% 電源電壓:4.5 V ~ 18 V 降壓:是 升壓:無 回掃:無 反相:無 倍增器:無 除法器:無 Cuk:無 隔離:無 工作溫度:-5°C ~ 125°C 封裝/外殼:32-WFQFN 裸露焊盤 包裝:Digi-Reel® 產(chǎn)品目錄頁面:1303 (CN2011-ZH PDF) 其它名稱:LM3754SQDKR
ISL6540ACRZ-TR5453 制造商:Intersil Corporation 功能描述:STD. ISL6540ACRZ-T W/GOLD BOND WIRE ONLY - Tape and Reel
ISL6540AIRZ 功能描述:IC REG CTRLR BUCK PWM VM 28-QFN RoHS:是 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - DC DC 切換控制器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- PWM 型:電流模式 輸出數(shù):1 頻率 - 最大:275kHz 占空比:50% 電源電壓:18 V ~ 110 V 降壓:無 升壓:無 回掃:無 反相:無 倍增器:無 除法器:無 Cuk:無 隔離:是 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 包裝:帶卷 (TR)
ISL6540AIRZA 功能描述:IC REG CTRLR BUCK PWM VM 28-QFN RoHS:是 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - DC DC 切換控制器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- PWM 型:電流模式 輸出數(shù):1 頻率 - 最大:275kHz 占空比:50% 電源電壓:18 V ~ 110 V 降壓:無 升壓:無 回掃:無 反相:無 倍增器:無 除法器:無 Cuk:無 隔離:是 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 包裝:帶卷 (TR)