參數(shù)資料
型號: HCPL-7870
英文描述: Isolated 15-bit A/D Converter(隔離15位A/D轉(zhuǎn)換器)
中文描述: 隔離15位A / D轉(zhuǎn)換器(隔離15位的A / D轉(zhuǎn)換器)
文件頁數(shù): 6/30頁
文件大?。?/td> 344K
代理商: HCPL-7870
6
Notes:
1. Resolution is defined as the total
number of output bits. The useable
accuracy of any A/D converter is a
function of its linearity and signal-to-
noise ratio, rather than how many
total bits it has.
2. Integral nonlinearity is defined as
one-half the peak-to-peak deviation
of the best-fit line through the
transfer curve for V
IN+
= -200 mV to
+200 mV, expressed either as the
number of LSBs or as a percent of
measured input range (400 mV).
3. Differential nonlinearity is defined as
the deviation of the actual difference
from the ideal difference between
midpoints of successive output
codes, expressed in LSBs.
4. Data sheet value is the average
magnitude of the difference in offset
voltage from T
A
= 25
°
C to T
A
= 85
°
C,
expressed in microvolts per
°
C.
Three
standard deviation from typical
value is less than 6
μ
V/
°
C.
5. All units within each HCPL-7860
standard packaging increment (either
50 per tube or 1000 per reel) have an
Absolute Reference Voltage tolerance
of
±
1%. An Absolute Reference
Voltage tolerance of
±
4% is
guaranteed between standard
packaging increments.
6. Beyond the full-scale input range the
output is either all zeroes or all ones.
7. The effective number of bits (or
effective resolution) is defined by the
equation ENOB = (SNR-1.76)/6.02
and represents the resolution of an
ideal, quantization-noise limited A/D
converter with the same SNR.
8. Conversion time is defined as the
time from when the convert start
signal CS is brought low to when
SDAT goes high, indicating that
output data is ready to be clocked
out. This can be as small as a few
cycles of the isolated modulator clock
and is determined by the frequency of
the isolated modulator clock and the
selected Conversion and Pre-Trigger
modes. For determining the true
signal delay characteristics of the A/D
converter for closed-loop phase
margin calculations, the signal delay
specification should be used.
9. Signal delay is defined as the effec-
tive delay of the input signal through
the Isolated A/D converter. It can be
measured by applying a -200 mV to
±
200 mV step at the input of modu-
lator and adjusting the relative delay
of the convert start signal CS so that
the output of the converter is at mid-
scale. The signal delay is the elapsed
time from when the step signal is
applied at the input to when output
data is ready at the end of the conver-
sion cycle. The signal delay is the
most important specification for
determining the true signal delay
characteristics of the A/D converter
and should be used for determining
phase margins in closed-loop applica-
tions. The signal delay is determined
by the frequency of the modulator
clock and which Conversion Mode is
selected, and is independent of the
selected Pre-Trigger Mode and,
therefore, conversion time.
10. The minimum and maximum over-
range detection time is determined by
the frequency of the channel 1 iso-
lated modulator clock.
11. The minimum and maximum thresh-
old detection time is determined by
the user-defined configuration of the
adjustable threshold detection circuit
and the frequency of the channel 1
isolated modulator clock. See the
Applications Information section for
further detail. The specified times
apply for the default configuration.
12. The signal bandwidth is the frequency
at which the magnitude of the output
signal has decreased 3 dB below its
low-frequency value. The signal
bandwidth is determined by the fre-
quency of the modulator clock and
the selected Conversion Mode.
13. The isolation transient immunity (also
known as Common-Mode Rejection)
specifies the minimum rate-of-rise of
an isolation-mode signal applied
across the isolation boundary beyond
which the modulator clock or data
signals are corrupted.
Figure 2. SNR vs. Temperature.
Figure 4. INL (%) vs. Temperature.
Figure 3. INL (Bits) vs. Temperature.
S
TEMPERATURE – °C
64
62
-15
68
60
61
65
V
DD1
= 4.5 V
V
DD1
= 5.0 V
V
DD1
= 5.5 V
67
-40
85
10
35
63
66
I
TEMPERATURE – °C
4
-15
7
60
2
-40
5
V
DD1
= 4.5 V
V
DD1
= 5.0 V
V
DD1
= 5.5 V
6
85
10
35
3
I
TEMPERATURE – °C
0.012
-15
0.02
60
0.006
0.014
V
DD1
= 4.5 V
V
DD1
= 5.0 V
V
DD1
= 5.5 V
0.016
-40
85
10
35
0.008
0.018
0.01
相關(guān)PDF資料
PDF描述
HCPL-788J Isolation Amplifier with Short Circuit and Overload Detection(具有短路和過載保護(hù)功能的隔離放大器)
HCPL-810J PLC Powerline DAA IC
HCPL-J314 0.4 Amp Output Current IGBT Gate Drive Optocoupler(0.4 放大輸出電流 IGBT門驅(qū)動光耦合器)
HCPL-J454 High CMR, High Speed Optocouplers(高CMR,高速光耦合器)
HCPL-0454 High CMR, High Speed Optocouplers(高CMR,高速光耦合器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HCPL-788J 功能描述:隔離放大器 4.5 - 5.5 SV RoHS:否 制造商:Texas Instruments 輸入補(bǔ)償電壓:1.5 mV 共模抑制比(最小值):95 dB 帶寬:60 KHz 工作電源電壓:3.3 V 電源電流:8 mA 工作溫度范圍:- 40 C to + 105 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOP-8 封裝:Tube
HCPL-788J#500 功能描述:隔離放大器 4.5 - 5.5 SV RoHS:否 制造商:Texas Instruments 輸入補(bǔ)償電壓:1.5 mV 共模抑制比(最小值):95 dB 帶寬:60 KHz 工作電源電壓:3.3 V 電源電流:8 mA 工作溫度范圍:- 40 C to + 105 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOP-8 封裝:Tube
HCPL-788J/EVAL 制造商:Avago Technologies 功能描述:
HCPL-788J-000E 功能描述:隔離放大器 4.5 - 5.5 SV RoHS:否 制造商:Texas Instruments 輸入補(bǔ)償電壓:1.5 mV 共模抑制比(最小值):95 dB 帶寬:60 KHz 工作電源電壓:3.3 V 電源電流:8 mA 工作溫度范圍:- 40 C to + 105 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOP-8 封裝:Tube
HCPL-788J-500E 功能描述:隔離放大器 4.5 - 5.5 SV RoHS:否 制造商:Texas Instruments 輸入補(bǔ)償電壓:1.5 mV 共模抑制比(最小值):95 dB 帶寬:60 KHz 工作電源電壓:3.3 V 電源電流:8 mA 工作溫度范圍:- 40 C to + 105 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOP-8 封裝:Tube