參數(shù)資料
型號(hào): FDC37C67X
廠商: STANDARD MICROSYSTEMS CORP
元件分類: 外設(shè)及接口
英文描述: ENHANCED SUPER I/O CONTROLLER WITH FAST IR
中文描述: MULTIFUNCTION PERIPHERAL, PQFP100
封裝: QFP-100
文件頁(yè)數(shù): 125/194頁(yè)
文件大?。?/td> 546K
代理商: FDC37C67X
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)當(dāng)前第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)第165頁(yè)第166頁(yè)第167頁(yè)第168頁(yè)第169頁(yè)第170頁(yè)第171頁(yè)第172頁(yè)第173頁(yè)第174頁(yè)第175頁(yè)第176頁(yè)第177頁(yè)第178頁(yè)第179頁(yè)第180頁(yè)第181頁(yè)第182頁(yè)第183頁(yè)第184頁(yè)第185頁(yè)第186頁(yè)第187頁(yè)第188頁(yè)第189頁(yè)第190頁(yè)第191頁(yè)第192頁(yè)第193頁(yè)第194頁(yè)
125
The FDC37C67x has four high-drive, open-drain
output, bidirectional port pins that can be used for
external serial interfaces, such as ISA external
keyboard and PS/2-type mouse interfaces. They are
KCLK, KDAT, MCLK, and MDAT. P26 is inverted and
output as KCLK. The KCLK pin is connected to
TEST0. P27 is inverted and output as KDAT. The
KDAT pin is connected to P10. P23 is inverted and
output as MCLK. The MCLK pin is connected to
TEST1. P22 is inverted and output as MDAT. The
MDAT pin is connected to P11. NOTE: External pull-
ups may be required.
KEYBOARD POWER MANAGEMENT
The keyboard provides support for two power-saving
modes: soft powerdown mode and hard powerdown
mode. In soft powerdown mode, the clock to the ALU
is stopped but the timer/counter and interrupts are still
active. In hard power down mode the clock to the
8042 is stopped.
Soft Power Down Mode
This mode is entered by executing a HALT
instruction. The execution of program code is halted
until either RESET is driven active or a data byte is
written to the DBBIN register by a master CPU. If
this mode is exited using the interrupt, and the IBF
interrupt is enabled, then program execution resumes
with a CALL to the interrupt routine, otherwise the
next instruction is executed. If it is exited using
RESET then a normal reset sequence is initiated and
program execution starts from program memory
location 0.
Hard Power Down Mode
This mode is entered by executing a STOP
instruction. The oscillator is stopped by disabling the
oscillator driver cell. When either RESET is
driven active or a data byte is written to the DBBIN
register by a master CPU, this mode will be exited
(as above). However, as the oscillator cell will require
an initialization time, either RESET must be held
active for sufficient time to allow the oscillator to
stabilise. Program execution will resume as above.
INTERRUPTS
The FDC37C67x provides the two 8042 interrupts.
IBF and the Timer/Counter Overflow.
MEMORY CONFIGURATIONS
The FDC37C67x provides 2K of on-chip ROM and
256 bytes of on-chip RAM.
Register Definitions
Host I/F Data Register
The Input Data register and Output Data register are
each 8 bits wide. A write to this 8 bit register will load
the Keyboard Data Read Buffer, set the OBF flag and
set the KIRQ output if enabled. A read of this register
will read the data from the Keyboard Data or
Command Write Buffer and clear the IBF flag. Refer
to the KIRQ and Status register descriptions for more
information.
Host I/F Status Register
The Status register is 8 bits wide. Table 50 shows
the contents of the Status register.
Table 50 - Status Register
D4
D3
UD
C/D
D7
UD
D6
UD
D5
UD
D2
UD
D1
IBF
D0
OBF
相關(guān)PDF資料
PDF描述
FDC37C957FR ULTRA I/O CONTROLLER FOR PORTABLE APPLICATIONS
FDC37M600 ENHANCED SUPER I/O CONTROLLER WITH INFRARED SUPPORT
FDC37M601 ENHANCED SUPER I/O CONTROLLER WITH INFRARED SUPPORT
FDC37M602 ENHANCED SUPER I/O CONTROLLER WITH INFRARED SUPPORT
FDC37M603 ENHANCED SUPER I/O CONTROLLER WITH INFRARED SUPPORT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
FDC37C682QFP 制造商:SMSC 功能描述:
FDC37C68X 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Peripheral (Multifunction) Controller
FDC37C75LJP 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Floppy Disk Controller
FDC37C77 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Peripheral IC
FDC37C78 制造商:SMSC 制造商全稱:SMSC 功能描述:Floppy Disk Controller