參數資料
型號: EVAL-ADF4106EBZ1
廠商: Analog Devices Inc
文件頁數: 3/24頁
文件大小: 0K
描述: BOARD EVAL FOR ADF4106
標準包裝: 1
主要目的: 計時,頻率合成器
嵌入式:
已用 IC / 零件: ADF4106
主要屬性: 單路整數-N PLL
次要屬性: 6GHz 圖形用戶界面
已供物品: 板,線纜,軟件
相關產品: ADF4106BCPZ-ND - IC PLL FREQ SYNTHESIZER 20LFCSP
ADF4106BRUZ-R7-ND - IC PLL FREQ SYNTHESIZER 16TSSOP
ADF4106BCPZ-R7-ND - IC PLL FREQ SYNTHESIZER 20LFCSP
ADF4106BCPZ-RL-ND - IC PLL FREQ SYNTHESIZER 20LFCSP
ADF4106BRUZ-RL-ND - IC PLL FREQ SYNTHESIZER 16TSSOP
ADF4106BRUZ-ND - IC PLL FREQ SYNTHESIZER 16-TSSOP
ADF4106BRU-REEL7-ND - IC PLL FREQ SYNTHESIZER 16-TSSOP
ADF4106BRU-REEL-ND - IC PLL FREQ SYNTHESIZER 16-TSSOP
ADF4106BRU-ND - IC PLL FREQ SYNTHESIZER 16-TSSOP
Data Sheet
ADF4106
Rev. E | Page 11 of 24
PHASE FREQUENCY DETECTOR (PFD) AND
CHARGE PUMP
The PFD takes inputs from the R counter and N counter
(N = BP + A) and produces an output proportional to the
phase and frequency difference between them. Figure 20 is a
simplified schematic. The PFD includes a programmable delay
element that controls the width of the antibacklash pulse. This
pulse ensures that there is no dead zone in the PFD transfer
function and minimizes phase noise and reference spurs. Two
bits in the reference counter latch, ABP2 and ABP1, control the
width of the pulse. See Table 7.
HI
D1
D2
Q1
Q2
CLR2
CP
U1
U2
UP
DOWN
ABP2
ABP1
CPGND
U3
R DIVIDER
PROGRAMMABLE
DELAY
N DIVIDER
VP
CHARGE
PUMP
02720-020
CLR1
Figure 20. PFD Simplified Schematic
MUXOUT AND LOCK DETECT
The output multiplexer on the ADF4106 allows the user
to access various internal points on the chip. The state of
MUXOUT is controlled by M3, M2, and M1 in the function
latch. Table 9 shows the full truth table. Figure 21 shows the
MUXOUT section in block diagram form.
Lock Detect
MUXOUT can be programmed for two types of lock detect:
digital lock detect and analog lock detect.
Digital lock detect is active high. When LDP in the R counter
latch is set to 0, digital lock detect is set high when the phase
error on three consecutive phase detector cycles is less than
15 ns. With LDP set to 1, five consecutive cycles of less than
15 ns are required to set the lock detect. It stays set high until a
phase error of greater than 25 ns is detected on any subsequent
PD cycle.
The N-channel, open-drain, analog lock detect should be
operated with an external pull-up resistor of 10 k nominal.
When lock is detected, this output is high with narrow, low-
going pulses.
02720-021
DGND
DVDD
CONTROL
MUX
ANALOG LOCK DETECT
DIGITAL LOCK DETECT
R COUNTER OUTPUT
N COUNTER OUTPUT
SDOUT
MUXOUT
Figure 21. MUXOUT Circuit
INPUT SHIFT REGISTER
The ADF4106 digital section includes a 24-bit input shift
register, a 14-bit R counter, and a 19-bit N counter, comprising a
6-bit A counter and a 13-bit B counter. Data is clocked into the
24-bit shift register on each rising edge of CLK. The data is
clocked in MSB first. Data is transferred from the shift register
to one of four latches on the rising edge of LE. The destination
latch is determined by the state of the two control bits (C2, C1)
in the shift register. These are the two LSBs, DB1 and DB0, as
shown in the timing diagram of Figure 2. The truth table for
these bits is shown in Table 5. Table 6 shows a summary of how
the latches are programmed.
Table 5. C1, C2 Truth Table
Control Bits
C2
C1
Data Latch
0
R Counter
0
1
N Counter (A and B)
1
0
Function Latch (Including Prescaler)
1
Initialization Latch
相關PDF資料
PDF描述
AD9552/PCBZ BOARD EVALUATION FOR AD9552
AD9522-5/PCBZ BOARD EVALUATION FOR AD9522-5
MLK1005S1N0S INDUCTOR MULTILAYER 1.0NH 0402
V110B12E150BL3 CONVERTER MOD DC/DC 12V 150W
V110B12E150BL2 CONVERTER MOD DC/DC 12V 150W
相關代理商/技術參數
參數描述
EVAL-ADF4108EB1 制造商:AD 制造商全稱:Analog Devices 功能描述:PLL Frequency Synthesizer
EVAL-ADF4108EBZ1 制造商:Analog Devices 功能描述:Evaluation Board For ADF4108 制造商:Analog Devices 功能描述:ADF4108 Evaluation Board 制造商:Analog Devices 功能描述:ADF4108, PLL FREQUENCY SYNTHESIZER, EVAL BOARD; Silicon Manufacturer:Analog Devices; Silicon Core Number:ADF4108; Kit Application Type:Clock & Timing; Application Sub Type:PLL Frequency Synthesizer; MCU Supported Families:ADF4108 ;RoHS Compliant: Yes
EVAL-ADF4112EB1 制造商:Analog Devices 功能描述:RF PLL FREQUENCY SYNTHESIZERS
EVAL-ADF4112EBZ1 功能描述:BOARD EVAL FOR ADF4112 RoHS:是 類別:編程器,開發(fā)系統 >> 評估演示板和套件 系列:- 產品培訓模塊:Obsolescence Mitigation Program 標準包裝:1 系列:- 主要目的:電源管理,電池充電器 嵌入式:否 已用 IC / 零件:MAX8903A 主要屬性:1 芯鋰離子電池 次要屬性:狀態(tài) LED 已供物品:板
EVAL-ADF4113EB1 制造商:AD 制造商全稱:Analog Devices 功能描述:GSM900 Evaluation Board For PLL Frequency Synthesizer