參數(shù)資料
型號: EP4SGX70HF35I4N
廠商: Altera
文件頁數(shù): 11/82頁
文件大?。?/td> 0K
描述: IC STRATIX IV FPGA 70K 1152FBGA
產(chǎn)品培訓(xùn)模塊: Three Reasons to Use FPGA's in Industrial Designs
標(biāo)準(zhǔn)包裝: 3
系列: Stratix® IV GX
LAB/CLB數(shù): 2904
邏輯元件/單元數(shù): 72600
RAM 位總計: 7564880
輸入/輸出數(shù): 488
電源電壓: 0.87 V ~ 0.93 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 1152-BBGA
供應(yīng)商設(shè)備封裝: 1152-FBGA(27x27)
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
1–11
Electrical Characteristics
March 2014
Altera Corporation
Stratix IV Device Handbook
Volume 4: Device Datasheet and Addendum
Hot Socketing
Table 1–15 lists the hot socketing specifications for Stratix IV devices.
Internal Weak Pull-Up Resistor
Table 1–16 lists the weak pull-up resistor values for Stratix IV devices.
COUTFB
Input capacitance on the dual-purpose clock output and feedback pins
5
pF
CCLK1, CCLK3, CCLK8,
and CCLK10
Input capacitance for dedicated clock input pins
2
pF
Table 1–14. Pin Capacitance for Stratix IV Devices (Part 2 of 2)
Symbol
Description
Value
Unit
Table 1–15. Hot Socketing Specifications for Stratix IV Devices
Symbol
Description
Maximum
IIOPIN (DC)
DC current per I/O pin
300
A
IIOPIN (AC)
AC current per I/O pin
8 mA (1)
I
XCVR-TX (DC)
DC current per transceiver TX pin
100 mA
I
XCVR-RX (DC)
DC current per transceiver RX pin
50 mA
Note to Table 1–15:
(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, |IIOPIN| = C dv/dt, in which C is the I/O pin
capacitance and dv/dt is the slew rate.
Table 1–16. Internal Weak Pull-Up Resistor for Stratix IV Devices (1), (3)
Symbol
Description
Conditions (V)
Value (4)
Unit
RPU
Value of the I/O pin pull-up resistor before
and during configuration, as well as user
mode if the programmable pull-up resistor
option is enabled.
VCCIO = 3.0 ±5% (2)
25
k
VCCIO = 2.5 ±5% (2)
25
k
VCCIO = 1.8 ±5% (2)
25
k
VCCIO = 1.5 ±5% (2)
25
k
VCCIO = 1.2 ±5% (2)
25
k
Notes to Table 1–16:
(1) All I/O pins have an option to enable weak pull-up except configuration, test, and JTAG pins.
(2) Pin pull-up resistance values may be lower if an external source drives the pin higher than VCCIO.
(3) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is
approximately 25 k
(4) These specifications are valid with ±10% tolerances to cover changes over PVT.
相關(guān)PDF資料
PDF描述
EP2AGX125DF25I5 IC ARRIA II GX FPGA 125K 572FBGA
24LC01B/ST IC EEPROM 1KBIT 400KHZ 8TSSOP
EP2AGX125DF25C4 IC ARRIA II GX FPGA 125K 572FBGA
EP1SGX25FF1020C6 IC STRATIX GX FPGA 25K 1020-FBGA
ABB92DHFD-S329 EDGECARD PCI 184PS .050 SMD 3.3V
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP4-SI 制造商:Box Enclosures & Assembly Services 功能描述:END PLATE FOR SERIES 4, SILVER ANODIZED, 2.11 H X 6.68 W 制造商:Box Enclosures & Assembly Services 功能描述:Enclosure End Plate 制造商:Box Enclosures & Assembly Services 功能描述:END PLATE; Accessory Type:End Plate; For Use With:Extruded Aluminum Enclosures, BEX Series 4; Body Color:Silver; Body Material:Aluminum; External Height:2.11"; External Width:6.68"; Features:Silver; Leaded Process Compatible:Yes ;RoHS Compliant: Yes
EP4-SPR-BULK 功能描述:SONIC DEFENDER SMALL CLEAR RoHS:是 類別:音頻產(chǎn)品 >> 配件 系列:EarPro 標(biāo)準(zhǔn)包裝:1 系列:- 附件類型:墊圈 材質(zhì):氯丁橡膠 顏色:黑 適用于相關(guān)產(chǎn)品:Sonalert? 信號設(shè)備 其它名稱:458-1048
EP5 制造商:Datak Corporation 功能描述:
EP-5 制造商:Mac8 功能描述: 制造商:Curtis Industries 功能描述:
EP501 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:EP501 NAND Flash Controller