參數(shù)資料
型號(hào): EDE5104AESK-4A-E
廠商: ELPIDA MEMORY INC
元件分類: DRAM
英文描述: 512M bits DDR2 SDRAM
中文描述: 128M X 4 DDR DRAM, 0.6 ns, PBGA60
封裝: ROHS COMPLIANT, FBGA-60
文件頁(yè)數(shù): 49/66頁(yè)
文件大?。?/td> 697K
代理商: EDE5104AESK-4A-E
EDE5104ABSE, EDE5108ABSE, EDE5116ABSE
Data Sheet E0323E90 (Ver. 9.0)
49
Burst Write followed by Precharge
Minimum Write to Precharge Command spacing to the same bank = WL + BL/2 clocks + tWR
For write cycles, a delay must be satisfied from the completion of the last burst write cycle until the precharge
command can be issued. This delay is known as a write recovery time (tWR) referenced from the completion of the
burst write to the precharge command. No precharge command should be issued prior to the tWR delay, as DDR2
SDRAM allows the burst interrupt operation only Read by Read or Write by Write at the boundary of burst 4.
in3
in1
NOP
CK
/CK
T0
T1
T2
T3
T4
T5
T6
T7
T8
Command
DQS, /DQS
DQ
>
tWR
=
Completion of
the Burst Write
WL = 3
in0
in2
Posted
WRIT
PRE
Burst Write Followed by Precharge (WL = (RL-1) =3)
Posted
WRIT
CK
/CK
T0
T1
T2
T3
T4
T5
T6
T7
T9
Command
DQS, /DQS
DQ
WL = 4
in0
in1
in2
in3
PRE
>
tWR
=
Completion of
the Burst Write
NOP
Burst Write Followed by Precharge (WL = (RL-1) = 4)
Posted
WRIT
NOP
CK
/CK
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T11
Command
DQS, /DQS
DQ
WL = 4
in0
in1
in2
in3
in4
in5
in6
in7
>
tWR
=
Completion of
the Burst Write
PRE
Burst Write Followed by Precharge (WL = (RL-1) = 4,BL= 8)
相關(guān)PDF資料
PDF描述
EDE5104AESK-5C-E 512M bits DDR2 SDRAM
EDE5104AESK-6E-E 512M bits DDR2 SDRAM
EDE5104GBSA-4A-E 512M bits DDR-II SDRAM
EDE5104AJSE EDE5104AJSE
EDE5108AJBG 512M bits DDR2 SDRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EDE5104AESK-5C-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:512M bits DDR2 SDRAM
EDE5104AESK-6E-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:512M bits DDR2 SDRAM
EDE5104AGSE 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:512M bits DDR2 SDRAM
EDE5104AGSE_1 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:512M bits DDR2 SDRAM
EDE5104AGSE-4A-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:512M bits DDR2 SDRAM