參數(shù)資料
型號: DK-DEV-4CGX150N
廠商: Altera
文件頁數(shù): 18/42頁
文件大?。?/td> 0K
描述: KIT DEVELOPMENT CYCLONE IV GX
應用說明: Cyclone IV Design Guidelines
產(chǎn)品培訓模塊: Three Reasons to Use FPGA's in Industrial Designs
Cyclone IV FPGA Family Overview
軟件下載: DK-DEV-4CGX150N Kit Install
特色產(chǎn)品: Cyclone? IV GX FPGA Development Kit
標準包裝: 1
系列: CYCLONE® IV GX
類型: FPGA
適用于相關(guān)產(chǎn)品: Cyclone IV GX
所含物品: 板,線纜,文檔,電源
其它名稱: 544-2713
Chapter 1: Cyclone IV Device Datasheet
1–25
Switching Characteristics
December 2013
Altera Corporation
tDLOCK
Time required to lock dynamically (after switchover,
reconfiguring any non-post-scale counters/delays or
areset
is deasserted)
——
1
ms
tOUTJITTER_PERIOD_DEDCLK (6)
Dedicated clock output period jitter
FOUT 100 MHz
300
ps
FOUT < 100 MHz
30
mUI
tOUTJITTER_CCJ_DEDCLK (6)
Dedicated clock output cycle-to-cycle jitter
FOUT 100 MHz
300
ps
FOUT < 100 MHz
30
mUI
tOUTJITTER_PERIOD_IO (6)
Regular I/O period jitter
FOUT 100 MHz
650
ps
FOUT < 100 MHz
75
mUI
tOUTJITTER_CCJ_IO (6)
Regular I/O cycle-to-cycle jitter
FOUT 100 MHz
650
ps
FOUT < 100 MHz
75
mUI
tPLL_PSERR
Accuracy of PLL phase shift
±50
ps
tARESET
Minimum pulse width on areset signal.
10
ns
tCONFIGPLL
Time required to reconfigure scan chains for PLLs
3.5 (7)
SCANCLK
cycles
fSCANCLK
scanclk
frequency
100
MHz
tCASC_OUTJITTER_PERIOD_DEDCLK
Period jitter for dedicated clock output in cascaded
PLLs (FOUT 100 MHz)
425
ps
Period jitter for dedicated clock output in cascaded
PLLs (FOUT 100 MHz)
42.5
mUI
Notes to Table 1–25:
(1) This table is applicable for general purpose PLLs and multipurpose PLLs.
(2) You must connect VCCD_PLL to VCCINT through the decoupling capacitor and ferrite bead.
(3) This parameter is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O
standard.
(4) The VCO frequency reported by the Quartus II software in the PLL Summary section of the compilation report takes into consideration the VCO
post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the fVCO specification.
(5) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source that is less
than 200 ps.
(6) Peak-to-peak jitter with a probability level of 10–12 (14 sigma, 99.99999999974404% confidence level). The output jitter specification applies
to the intrinsic jitter of the PLL when an input jitter of 30 ps is applied.
(7) With 100-MHz scanclk frequency.
(8) The cascaded PLLs specification is applicable only with the following conditions:
Upstream PLL—0.59 MHz Upstream PLL bandwidth < 1 MHz
Downstream PLL—Downstream PLL bandwidth > 2 MHz
(9) PLL cascading is not supported for transceiver applications.
Table 1–25. PLL Specifications for Cyclone IV Devices (1), (2) (Part 2 of 2)
Symbol
Parameter
Min
Typ
Max
Unit
相關(guān)PDF資料
PDF描述
AIRD-02-2R7K INDUCTOR PWR DRUM CORE 2.7UH
AIRD-02-1R5K INDUCTOR PWR DRUM CORE 1.5UH
ECC30DJCB CONN EDGECARD 60PS .100 PRESSFIT
D-SCE-1K-4.8-50-S1-9 HEAT SHRINK SLEEVE MARKER
SPX1431S-L/TR IC VREF SHUNT PREC ADJ 8-SOICN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DK-DEV-4CGX150N 制造商:Altera Corporation 功能描述:KIT STARTER CYCLONE IV GX ((NS
DK-DEV-4S100G5N 功能描述:可編程邏輯 IC 開發(fā)工具 FPGA Development Kit For EP4S100G5F RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類型:FPGA 工具用于評估:5CEFA7F3 接口類型: 工作電源電壓:
DK-DEV-4SE530N 功能描述:可編程邏輯 IC 開發(fā)工具 FPGA Development Kit For EP4SE530H35 RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類型:FPGA 工具用于評估:5CEFA7F3 接口類型: 工作電源電壓:
DK-DEV-4SGX230N 功能描述:可編程邏輯 IC 開發(fā)工具 FPGA Development Kit For EP4SGX230KF40C2N RoHS:否 制造商:Altera Corporation 產(chǎn)品:Development Kits 類型:FPGA 工具用于評估:5CEFA7F3 接口類型: 工作電源電壓:
DK-DEV-4SGX230N/C2 功能描述:EP4SGX230KF40C2N Stratix? IV GX FPGA Evaluation Board 制造商:altera 系列:Stratix? IV GX 零件狀態(tài):過期 類型:FPGA 配套使用產(chǎn)品/相關(guān)產(chǎn)品:EP4SGX230KF40C2N 內(nèi)容:板,線纜,電源 標準包裝:1