參數(shù)資料
型號: CY24233
英文描述: Clocks and Buffers
中文描述: 時鐘和緩沖器
文件頁數(shù): 6/15頁
文件大?。?/td> 150K
代理商: CY24233
CY24239
Document #: 38-07038 Rev. **
Page 6 of 15
Writing Data Bytes
Each bit in Data Bytes 0
7 controls a particular device function
except for the
reserved
bits which must be written as a logic
0. Bits are written MSB (most significant bit) first, which is bit 7.
Table 5
gives the bit formats for registers located in Data Bytes
0
7.
Table 6
details additional frequency selections that are avail-
able through the serial data interface.
Table 7
details the select functions for Byte 0, bits 1 and 0.
Table 5. Data Bytes 0
7 Serial Configuration Map
Affected Pin
Pin No.
Pin Name
Data Byte 0
7
--
6
--
5
--
4
--
3
--
Bit(s)
Control Function
Bit Control
Default
0
1
--
--
--
--
--
(Reserved)
SEL2
SEL1
SEL0
Frequency Table Selection
--
--
0
0
0
0
0
Refer to
Table 6
Refer to
Table 6
Refer to
Table 6
Frequency Con-
trolled by FS(3:0)
Ta-
ble 2
Frequency Con-
trolled by SEL(3:0)
Table 6
Refer to
Table 6
2
1
0
--
--
--
--
--
SEL3
(Reserved)
--
0
0
0
--
--
Test Mode
Normal
Three-stated
Data Byte 1
7
6
5
4
3
2
1
0
Data Byte 2
7
6
5
4
3
2
1
0
Data Byte 3
7
6
5
4
3
--
--
--
--
46
49
51
52
--
--
--
--
--
--
--
--
Clock Output Disable
Clock Output Disable
Clock Output Disable
Clock Output Disable
--
--
--
--
--
--
--
--
0
0
0
0
1
1
1
1
SDRAM16
CPU2
CPU1
CPU_F
LOW
LOW
LOW
LOW
Active
Active
Active
Active
--
8
16
14
13
12
11
9
--
(Reserved)
Clock Output Disable
Clock Output Disable
Clock Output Disable
Clock Output Disable
Clock Output Disable
Clock Output Disable
Clock Output Disable
--
--
0
1
1
1
1
1
1
1
PCI_F
PCI5
PCI4
PCI3
PCI2
PCI1
PCI0
LOW
LOW
LOW
LOW
LOW
LOW
LOW
Active
Active
Active
Active
Active
Active
Active
--
--
29
30
--
--
(Reserved)
(Reserved)
Clock Output Disable
Clock Output Disable
Clock Output Disable
--
--
--
--
0
0
1
1
1
48MHz
24MHz
SDRAM12:15
LOW
LOW
LOW
Active
Active
Active
33, 32,
25, 24
相關(guān)PDF資料
PDF描述
CY24712 Clocks and Buffers
CY25000 Clocks and Buffers
CY25245 Clocks and Buffers
CY25562 Clocks and Buffers
CY25562 Spread Spectrum Clock Generator(擴頻時鐘發(fā)生器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY24239 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Spread Spectrum Frequency Timing Generator
CY24239PVC 功能描述:鎖相環(huán) - PLL MediaClock Clock RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
CY24239PVCT 制造商:Cypress Semiconductor 功能描述:
CY24240ASC 功能描述:時鐘緩沖器 MediaClock Clock COM RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
CY24240SC 制造商:Cypress Semiconductor 功能描述: