參數(shù)資料
型號(hào): AK4704
廠(chǎng)商: Asahi Kasei Microsystems Co.,Ltd
英文描述: 2ch 24bit DAC with AV SCART switch
中文描述: 2通道24位DAC,具有影音SCART開(kāi)關(guān)
文件頁(yè)數(shù): 30/44頁(yè)
文件大?。?/td> 440K
代理商: AK4704
ASAHI KASEI
AKM CONFIDENTIAL
[AK4704]
Rev. 0.5
2004/1
- 30 -
2. READ Operations
Set R/W bit = “1” for READ operations. After transmission of data, the master can read the next address’s data by
generating an acknowledge instead of terminating the write cycle after the receipt the first data word. After the receipt of
each data, the internal address counter is incremented by one, and the next data is taken into next address automatically. If
the address exceeds 09H prior to generating the stop condition, the address counter will “roll over” to 00H and the
previous data will be overwritten.
The AK4704 supports two basic read operations: CURRENT ADDRESS READ and RANDOM READ.
2-1. CURRENT ADDRESS READ
The AK4704 contains an internal address counter that maintains the address of the last word accessed, incremented by
one. Therefore, if the last access (either a read or write) was to address n, the next CURRENT READ operation would
access data from the address n+1. After receipt of the slave address with R/W bit set to “1”, the AK4704 generates an
acknowledge, transmits 1byte data which address is set by the internal address counter and increments the internal address
counter by 1. If the master does not generate an acknowledge to the data but generate the stop condition, the AK4704
discontinues transmission
S
T
A
R
T
Slave
Address
SDA
A
C
K
A
C
K
S
A
C
K
Data(n+1)
P
S
T
O
P
Data(n+x)
A
C
K
Data(n+2)
A
C
K
R/W= “1”
A
C
K
Data(n)
Figure 13. CURRENT ADDRESS READ
2-2. RANDOM READ
Random read operation allows the master to access any memory location at random. Prior to issuing the slave address
with the R/W bit set to “1”, the master must first perform a “dummy” write operation. The master issues a start condition,
slave address(R/W=“0”) and then the register address to read. After the register’s address is acknowledge, the master
immediately reissues the start condition and the slave address with the R/W bit set to “1”. Then the AK4704 generates an
acknowledge, 1-byte data and increments the internal address counter by 1. If the master does not generate an
acknowledge to the data but generate the stop condition, the AK4704 discontinues transmission.
S
T
A
R
T
Slave
Address
Address(n)
Address
SDA
A
C
K
A
C
K
S
A
C
K
Data(n)
P
S
T
O
P
Data(n+x)
A
C
K
Data(n+1)
A
C
K
R/W= “0”
A
C
K
Sub
S
T
A
R
T
A
C
K
S
Slave
R/W= “1”
Figure 14. RANDOM ADDRESS READ
相關(guān)PDF資料
PDF描述
AK4705 2ch 24bit DAC with AV SCART Switch
AK4706 2ch 24bit DAC with AV Switch & HD/SD Video Filter
AK4706VQ 2ch 24bit DAC with AV Switch & HD/SD Video Filter
AK4707 AV SCART Switch
AK4707EQ AV SCART Switch
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AK4705 制造商:AKM 制造商全稱(chēng):AKM 功能描述:2ch 24bit DAC with AV SCART Switch
AK4705AEQ 制造商:AKM 制造商全稱(chēng):AKM 功能描述:AK4705A Evaluation Board Rev.0
AK4705VQ 功能描述:IC AV SCART SWITCH 64LQFP 制造商:akm semiconductor inc. 系列:* 零件狀態(tài):上次購(gòu)買(mǎi)時(shí)間 標(biāo)準(zhǔn)包裝:1,000
AK4706 制造商:AKM 制造商全稱(chēng):AKM 功能描述:2ch 24bit DAC with AV Switch & HD/SD Video Filter
AK4706_10 制造商:AKM 制造商全稱(chēng):AKM 功能描述:2ch 24bit DAC with AV Switch & HD/SD Video Filter