參數(shù)資料
型號(hào): AK4632
廠商: Asahi Kasei Microsystems Co.,Ltd
元件分類: Codec
英文描述: 16-Bit ツヒ Mono CODEC with ALC & MIC/SPK/Video-AMP
中文描述: 16位ツヒALC的單聲道編解碼器
文件頁數(shù): 27/70頁
文件大?。?/td> 639K
代理商: AK4632
ASAHI KASEI
[AK4632]
MS0396-E-00
2005/06
- 27 -
Audio Interface Format
Four types of data formats are available and are selected by setting the DIF1-0 bits. (See Table 12) In all modes, the serial
data is MSB first, 2’s complement format. Audio interface formats can be used in both master and slave modes. FCK and
BICK are output from AK4632 in master mode, but must be input to AK4632 in slave mode.
In Mode 1-3, the SDTO is clocked out on the falling edge of BICK and the SDTI is latched on the rising edge.
Mode
DIF1
DIF0
SDTO (ADC)
SDTI (DAC)
0
0
0
DSP Mode
DSP Mode
1
0
1
MSB justified
MSB justified
2
1
0
MSB justified
MSB justified
3
1
1
I
2
S compatible
I
2
S compatible
Table 12. Audio Interface Format
In Mode0 (DSP mode), the audio I/F timing is changed by BCKP and MSBS bits.
When BCKP bit is
0
, SDTO data is output by rising edge of BICK, SDTI data is latched by falling edge of BICK.
When BCKP bit is
1
, SDTO data is output by falling edge of BICK, SDTI data is latched by rising edge of BICK.
MSB data position of SDTO and SDTI can be shifted by MSBS bit. The shifted period is a half of BICK.
MSBS bit
BCKP bit
0
0
0
1
1
0
1
1
Table 13. Audio Interface Format in Mode 0
If 16-bit data that ADC outputs is converted to 8-bit data by removing LSB 8-bit,
1
at 16bit data is converted to
1
at
8-bit data. And when the DAC playbacks this 8-bit data,
1
at 8-bit data will be converted to
256
at 16-bit data and
this is a large offset. This offset can be removed by adding the offset of
128
to 16-bit data before converting to 8-bit
data.
System Reset
Upon power-up, reset the AK4632 by bringing the PDN pin =
L
. This ensures that all internal registers reset to their
initial values.
The ADC enters an initialization cycle that starts when the PMADC bit is changed from
0
to
1
. The initialization cycle
time is 1059/fs, or 133ms@fs=8kHz. During the initialization cycle, the ADC digital data outputs of both channels are
forced to a 2's compliment,
0
. The ADC output reflects the analog input signal after the initialization cycle is complete.
The DAC does not require an initialization cycle.
BICK
16fs
32fs
32fs
32fs
Figure
See Table 13
Figure 27
Figure 28
Figure 29
Default
Audio Interface Format
Figure 23
Figure 24
Figure 25
Figure 26
Default
相關(guān)PDF資料
PDF描述
AK4632VN 16-Bit ツヒ Mono CODEC with ALC & MIC/SPK/Video-AMP
AK4633VN 16bit mono CODEC with MIC/SPK amplifier.
AK4633 16-Bit Mono CODEC with ALC & MIC/SPK-AMP
AK4640 16BIT CODEC WITH MIC /HP/SPK-AMPl
AK4640VG 16BIT CODEC WITH MIC /HP/SPK-AMPl
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AK4632VN 制造商:AKM 制造商全稱:AKM 功能描述:16-Bit ツヒ Mono CODEC with ALC & MIC/SPK/Video-AMP
AK4633 制造商:AKM 制造商全稱:AKM 功能描述:16-Bit Mono CODEC with ALC & MIC/SPK-AMP
AK4633ENP-L 制造商:Asahi Kasei Microsystems Co Ltd 功能描述:LOW COST MONO CODEC WITH SPK A
AK4633VN 制造商:AKM 制造商全稱:AKM 功能描述:16bit mono CODEC with MIC/SPK amplifier.
AK4633VNP-L 制造商:Asahi Kasei Microsystems Co Ltd 功能描述:LOW COST MONO CODEC WITH SPK A