參數(shù)資料
型號: AD9979BCPZ
廠商: Analog Devices Inc
文件頁數(shù): 19/56頁
文件大?。?/td> 0K
描述: IC PROCESSOR CCD 14BIT 48-LFCSP
標準包裝: 1
類型: CCD 信號處理器,14 位
輸入類型: 邏輯
輸出類型: 邏輯
接口: 3 線串口
電流 - 電源: 48mA
安裝類型: 表面貼裝
封裝/外殼: 48-VFQFN 裸露焊盤,CSP
供應商設備封裝: 48-LFCSP-VQ(7x7)
包裝: 托盤
AD9979
Rev. C | Page 26 of 56
HORIZONTAL TIMING SEQUENCE EXAMPLE
Figure 34 shows an example of a CCD layout. The horizontal
register contains 28 dummy pixels, which occur on each line
clocked from the CCD. In the vertical direction, there are 10 optical
black (OB) lines at the front of the readout and 2 OB lines at the
back of the readout. The horizontal direction has 4 OB pixels in
the front and 48 in the back.
Figure 35 shows the basic sequence layout to use during the
effective pixel readout. The 48 OB pixels at the end of each line
are used for the CLPOB signals. PBLK is optional and is often
used to blank the digital outputs during the HBLK time. HBLK
is used during the vertical shift interval.
Because PBLK is used to isolate the CDS input (see the Analog
Front-End Description and Operation section), the PBLK signal
cannot be used during CLPOB operation. The change in the
offset behavior that occurs during PBLK impacts the accuracy
of the CLPOB circuitry.
The HBLK, CLPOB, and PBLK parameters are programmed in
the V-sequence registers. More elaborate clamping schemes can
be used, such as adding in a separate sequence to clamp in the
entire shield OB lines. This requires configuring a separate
V-sequence for clocking out the OB lines.
The CLPOB mask registers are also useful for disabling the
CLPOB on a few lines without affecting the setup of the
clamping sequences. It is important to use CLPOB only during
valid OB pixels. During other portions on the frame timing, such
as during vertical blanking or SG line timing, the CCD does not
output valid OB pixels. Any CLPOB pulses that occur during this
time cause errors in clamping operation, and therefore, cause
changes in the black level of the image.
HORIZONTAL CCD REGISTER
EFFECTIVE IMAGE AREA
28 DUMMY PIXELS
48 OB PIXELS
4 OB PIXELS
10 VERTICAL
OB LINES
2 VERTICAL
OB LINES
V
H
05
95
7-
0
36
Figure 34. Example CCD Configuration
VERTICAL SHIFT
VERT. SHIFT
CCD OUTPUT
SHP
SHD
H1/H3
H2/H4
HBLK
PBLK
CLPOB
OB
DUMMY
EFFECTIVE PIXELS
OB
HD
NOTES
1. IT IS RECOMMENDED THAT PBLK ACTIVE (LOW) NOT BE USED DURING CLPOB ACTIVE (LOW).
0
59
57
-0
37
Figure 35. Horizontal Sequence Example
相關PDF資料
PDF描述
AD694BRZ IC TRANSMITTER 4-20MA 16-SOIC
LTK001ACN8#PBF IC THERMOCOUPL COMP& KIT 8DIP
AD693AQ IC TRANSMITTER 4-20MA 20-CDIP
VE-J3K-IY-F3 CONVERTER MOD DC/DC 40V 50W
AD9845BJSTZ IC CCD SIGNAL PROC 12BIT 48-LQFP
相關代理商/技術參數(shù)
參數(shù)描述
AD9979BCPZRL 功能描述:IC PROCESSOR CCD 14BIT 48-LFCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關文件:Automotive Product Guide 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:20-TSSOP 包裝:管件
AD9980 制造商:AD 制造商全稱:Analog Devices 功能描述:High Performance 8-Bit Display Interface
AD9980/PCBZ 功能描述:KIT EVALUATION AD9980 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:Advantiv® 標準包裝:1 系列:PCI Express® (PCIe) 主要目的:接口,收發(fā)器,PCI Express 嵌入式:- 已用 IC / 零件:DS80PCI800 主要屬性:- 次要屬性:- 已供物品:板
AD9980KSTZ-80 功能描述:IC INTERFACE 8BIT ANALOG 80LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 特色產(chǎn)品:NXP - I2C Interface 標準包裝:1 系列:- 應用:2 通道 I²C 多路復用器 接口:I²C,SM 總線 電源電壓:2.3 V ~ 5.5 V 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:16-TSSOP 包裝:剪切帶 (CT) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:825 (CN2011-ZH PDF) 其它名稱:568-1854-1
AD9980KSTZ-95 功能描述:IC INTERFACE 8BIT ANALOG 80LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 專用 系列:- 特色產(chǎn)品:NXP - I2C Interface 標準包裝:1 系列:- 應用:2 通道 I²C 多路復用器 接口:I²C,SM 總線 電源電壓:2.3 V ~ 5.5 V 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:16-TSSOP 包裝:剪切帶 (CT) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:825 (CN2011-ZH PDF) 其它名稱:568-1854-1