VDD = 2.8 V to 3.6 V; V
參數(shù)資料
型號: AD7298BCPZ-RL7
廠商: Analog Devices Inc
文件頁數(shù): 22/25頁
文件大?。?/td> 0K
描述: IC ADC 10BIT SPI/SRL 8CH 20LFCSP
標(biāo)準(zhǔn)包裝: 1
位數(shù): 12
采樣率(每秒): 1M
數(shù)據(jù)接口: DSP,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 22.7mW
電壓電源: 單電源
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 20-WFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 20-LFCSP-WQ(4x4)
包裝: 標(biāo)準(zhǔn)包裝
輸入數(shù)目和類型: 8 個單端,單極
其它名稱: AD7298BCPZ-RL7DKR
AD7298
Rev. B | Page 5 of 24
TIMING SPECIFICATIONS
VDD = 2.8 V to 3.6 V; VDRIVE = 1.65 V to 3.6 V; VREF = 2.5 V internal; TA = 40°C to + 125°C, unless otherwise noted. Sample tested during
initial release to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of VDRIVE) and timed from a voltage level
of 1.6 V.
Table 2.
Parameter
Limit at TMIN, TMAX
Unit
Test Conditions/Comments
tCONVERT
t2 + (16 × tSCLK)
μs max
Conversion time
820
ns typ
Each ADC channel VIN0 to VIN7, fSCLK = 20 MHz
100
μs max
Temperature sensor channel
50
kHz min
Frequency of external serial clock
20
MHz max
Frequency of external serial clock
tQUIET
6
ns min
Minimum quiet time required between the end of serial read and the start
of the next voltage conversion in repeat and nonrepeat mode.
t2
10
ns min
CS to SCLK setup time
t31
15
ns max
Delay from CS (falling edge) until DOUT three-state disabled
Data access time after SCLK falling edge
35
ns max
VDRIVE = 1.65 V to 3 V
28
ns max
VDRIVE = 3 V to 3.6 V
t5
0.4 × tSCLK
ns min
SCLK low pulse width
t6
0.4 × tSCLK
ns min
SCLK high pulse width
14
ns min
SCLK to DOUT valid hold time
t81
16/34
ns min/max
SCLK falling edge to DOUT high impedance
t9
5
ns min
DIN setup time prior to SCLK falling edge
t10
4
ns min
DIN hold time after SCLK falling edge
t11
100
ns min
TSENSE_BUSY falling edge to CS falling edge
30
ns max
Delay from CS rising edge to DOUT high impedance
tPOWER-UP_PARTIAL
1
μs max
Power-up time from partial power-down
tPOWER-UP
6
ms max
Internal reference power-up time from full power-down
1 Measured with a load capacitance on DOUT of 15 pF.
相關(guān)PDF資料
PDF描述
AD7302BRUZ-REEL7 IC DAC 8BIT DUAL R-R 20-TSSOP
AD7303BRM IC DAC 8BIT DUAL R-R 8-MSOP
AD7305BRU IC DAC 8BIT QUAD R-R 20-TSSOP
AD7321BRUZ-REEL7 IC ADC 12BIT+ SAR 2CHAN 14TSSOP
AD7322BRUZ-REEL7 IC ADC 12BIT+ SAR 2CHAN 14TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD73 制造商:Distributed By MCM 功能描述:REFRIGERATR DOOR GASKET DIRECT
AD7302 制造商:AD 制造商全稱:Analog Devices 功能描述:2.7 V to 5.5 V, Parallel Input Dual Voltage Output 8-Bit DAC
AD7302BN 功能描述:IC DAC 8BIT DUAL R-R 20-DIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:2,400 系列:- 設(shè)置時間:- 位數(shù):18 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:3 電壓電源:模擬和數(shù)字 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:36-TFBGA 供應(yīng)商設(shè)備封裝:36-TFBGA 包裝:帶卷 (TR) 輸出數(shù)目和類型:* 采樣率(每秒):*
AD7302BNZ 功能描述:IC DAC 8BIT DUAL R-R 20-DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:50 系列:- 設(shè)置時間:4µs 位數(shù):12 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應(yīng)商設(shè)備封裝:8-uMAX 包裝:管件 輸出數(shù)目和類型:2 電壓,單極 采樣率(每秒):* 產(chǎn)品目錄頁面:1398 (CN2011-ZH PDF)
AD7302BR 功能描述:IC DAC 8BIT DUAL 2.7V 20-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:2,400 系列:- 設(shè)置時間:- 位數(shù):18 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:3 電壓電源:模擬和數(shù)字 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:36-TFBGA 供應(yīng)商設(shè)備封裝:36-TFBGA 包裝:帶卷 (TR) 輸出數(shù)目和類型:* 采樣率(每秒):*