參數資料
型號: 73S1217F-68M/F/PE
廠商: Maxim Integrated
文件頁數: 135/140頁
文件大小: 0K
描述: IC SOC SMART CARD READER 68QFN
標準包裝: 260
系列: *
73S1217F Data Sheet
DS_1217F_002
Card Status/Control Register (CRDCtl): 0xFE05
0x00
This register is used to configure the card detect pin (DETCARD) and monitor card detect status. This
register must be written to properly configure Debounce, Detect_Polarity (= 0 or = 1), and the pull-
up/down enable before setting CDETEN. The card detect logic is functional even without smart card logic
clock. When the PWRDN bit is set = 1, no debounce is provided but card presence is operable.
Table 84: The CRDCtl Register
MSB
LSB
DEBOU
N
CDETEN
DETPOL
PUENB
PDEN
CARDIN
Bit
Symbol
Function
CRDCtl.7
DEBOUN
Debounce – When set = 1, this will enable hardware de-bounce
of the card detect pin. The de-bounce function shall wait for
64ms of stable card detect assertion before setting the CARDIN
bit. This counter/timer uses the keypad clock as a source of
1kHz signal. De-assertion of the CARDIN bit is immediate upon
de-assertion of the card detect pin(s).
CRDCtl.6
CDETEN
Card Detect Enable – When set = 1, activates card detection
input. Default upon power-on reset is 0.
CRDCtl.5
CRDCtl.4
CRDCtl.3
DETPOL
Detect Polarity – When set = 1, the DETCARD pin shall interpret
a logic 1 as card present.
CRDCtl.2
PUENB
Enable pull-up current on DETCARD pin (active low).
CRDCtl.1
PDEN
Enable pull-down current on DETCARD pin.
CRDCtl.0
CARDIN
Card Inserted – (Read only). 1 = card inserted, 0 = card not
inserted. A change in the value of this bit is a “card event.” A
read of this bit indicates whether smart card is inserted or not
inserted in conjunction with the DETPOL setting.
94
Rev. 1.2
相關PDF資料
PDF描述
73S1210F-68M/F/PH IC SOC SMART CARD READER 68QFN
73S1210F-68M/F/PG IC SOC SMART CARD READER 68QFN
73S1210F-68MR/F/PH IC SOC SMART CARD READER 68QFN
FQD1N80TM MOSFET N-CH 800V 1A DPAK
73S1210F-68MR/F/PG IC SOC SMART CARD READER 68QFN
相關代理商/技術參數
參數描述
73S1217F-68MR/F/PE 功能描述:8位微控制器 -MCU RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數據總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數據 RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
73S1217F-EB 功能描述:開發(fā)板和工具包 - 8051 73S1217F Eval Brd (Usb Cable, Doc. Cd) RoHS:否 制造商:Silicon Labs 產品:Development Kits 工具用于評估:C8051F960, Si7005 核心: 接口類型:USB 工作電源電壓:
73S1217F-EB-Lite 功能描述:開發(fā)板和工具包 - 8051 73S1217F EVB Lite w/Plug & Play/Usb RoHS:否 制造商:Silicon Labs 產品:Development Kits 工具用于評估:C8051F960, Si7005 核心: 接口類型:USB 工作電源電壓:
73S1217F-IMR/F 制造商:TERIDIAN 制造商全稱:TERIDIAN 功能描述:Bus-Powered 80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More
73S13B 制造商:QUARTZCOM 制造商全稱:QUARTZCOM the communications company 功能描述:-20 ~ +70 °C commercia l application -30 ~ +75 °C on request