參數(shù)資料
型號(hào): 0W633-001-XTP
廠商: ON SEMICONDUCTOR
元件分類: 數(shù)字信號(hào)處理
英文描述: BelaSigna 250 - 16 bit Audio Processor, Full Stereo 2-in, 2-out; Package: LFBGA 57, 5x5; No of Pins: 57; Container: Tape and Reel; Qty per Container: 5000
中文描述: 0-BIT, 50 MHz, MIXED DSP, PBGA49
封裝: 5 X 5 MM, GREEN, CABGA-49
文件頁(yè)數(shù): 13/34頁(yè)
文件大小: 935K
代理商: 0W633-001-XTP
Rev. 7 | Page 20 of 34 | www.onsemi.com
BelaSigna 250
Output
Modulator
Interpolation
Filter
CH0 from
RCore/WOLA
RCVR0+
RCVR0-
D/A
Converter
LP
Filter
Output
Modulator
Interpolation
Filter
CH1 from
RCore/WOLA
AO0/RCVR1+
D/A
Converter
LP
Filter
AO1/RCVR1-
A
M
U
X
A
M
U
X
Direct
Drive
Direct
Drive
Attenuator
Figure 11: Output Stage
3.5.3. Clock-Generation Circuitry
The chip operates with five clock domains to provide flexibility in the control of peripherals, the selection of sampling frequencies and
the configuration of interface communication speeds. The five clock domains are as follows in Table 9. The base clock for all operations
on the BelaSigna 250 chip is the system clock (SYS_CLK). This clock may be acquired from one of three sources: the main on-chip
oscillator, the system standby clock or an external clock signal.
Table 9: Clock Domains
Clock Name
Description
Used For
SYS_CLK
System clock
All on-chip processors such as RCore, WOLA, IOP
MCLK
Main clock
All A/D and D/A converters
PCLK
Peripheral clock
Debug port, remote control, watchdog timer
WOLACLK
WOLA clock
WOLA module computations
UCLK
User clock
Can be programmed to provide a dedicated clock for an external device
The internal RC oscillator is characterized to operate up to a frequency of 5.12MHz. To operate properly using this internal clock,
BelaSigna 250 has to be calibrated, and the calibration values are to be stored within a non-volatile memory (usually an SPI EEPROM).
When calibration isn’t possible, BelaSigna 250 can operate with an externally supplied SYS_CLK, in this case, it is qualified for
operation up to 50MHz.
The sampling frequency for all A/D and D/A converters depends on MCLK. When MCLK is 1.28MHz, sampling frequencies up to
20kHz can be selected. When MCLK is 1.92MHz sampling frequencies up to 30kHz can be selected. For MCLK equal to 2.56MHz
sampling frequencies up to 40kHz can be selected. For MCLK equal to 3.84MHz, sampling frequencies up to 60kHz can be selected.
The WOLA clock (WCLK) feature allows WOLA operations to be performed at a frequency slower than SYS_CLK. This feature allows
the dynamic current consumption related to the digital blocks to be “spread” over a longer period of time, smoothing the system’s
dynamic current draw, which can affect the audio signal.
相關(guān)PDF資料
PDF描述
0W888-002-XTP BelaSigna 250 - 16 bit Audio Processor, Full Stereo 2-in, 2-out; Package: LFBGA 64, 7x7; No of Pins: 64; Container: Tape and Reel; Qty per Container: 1500
0X860 OSCILLOSCOPE 100MHz ANALOGUE
2-5174339-5 68 CONTACT(S), MALE, STRAIGHT TELECOM AND DATACOM CONNECTOR, SOLDER
2-5174339-4 50 CONTACT(S), MALE, STRAIGHT TELECOM AND DATACOM CONNECTOR, SOLDER
2-640445-1 21 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SOLDER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
0W633-002-XTP 功能描述:音頻模/數(shù)轉(zhuǎn)換器 IC AUDIO AD/DA RoHS:否 制造商:Wolfson Microelectronics 轉(zhuǎn)換速率: 分辨率: ADC 輸入端數(shù)量: 工作電源電壓: 最大工作溫度: 最小工作溫度: 安裝風(fēng)格: 封裝 / 箱體: 封裝:
0W633-004-XTP 功能描述:音頻模/數(shù)轉(zhuǎn)換器 IC AUDIO AD/DA RoHS:否 制造商:Wolfson Microelectronics 轉(zhuǎn)換速率: 分辨率: ADC 輸入端數(shù)量: 工作電源電壓: 最大工作溫度: 最小工作溫度: 安裝風(fēng)格: 封裝 / 箱體: 封裝:
0W635-004-XTP 功能描述:IC DSP EZAIRO 5920 SMD 制造商:on semiconductor 系列:* 零件狀態(tài):有效 標(biāo)準(zhǔn)包裝:250
0W651002EVK 制造商:ON Semiconductor 功能描述:0W651002EVK - Boxed Product (Development Kits)
0W653-003-XDS 功能描述:音頻模/數(shù)轉(zhuǎn)換器 IC AUDIO AD/DA RoHS:否 制造商:Wolfson Microelectronics 轉(zhuǎn)換速率: 分辨率: ADC 輸入端數(shù)量: 工作電源電壓: 最大工作溫度: 最小工作溫度: 安裝風(fēng)格: 封裝 / 箱體: 封裝: