參數(shù)資料
型號: XR68C192IP
廠商: EXAR CORP
元件分類: 微控制器/微處理器
英文描述: DUAL UNIVERSAL ASYNCHRONOUS RECEIVER AND TRANSMITTER
中文描述: 2 CHANNEL(S), 1M bps, SERIAL COMM CONTROLLER, PDIP40
封裝: PLASTIC, DIP-40
文件頁數(shù): 9/32頁
文件大小: 282K
代理商: XR68C192IP
XR68C92/192
9
Rev. P1.10
RESET signal or soft-reset by programming the appro-
priate command register. A hardware reset (assertion of
RESET) clears the following registers:
Status registers A and B (SRA and SRB)
Interrupt mask register (IMR)
Interrupt status register (ISR)
Output port register (OPR)
Output port configuration register (OPCR)
RESET performs the following operations:
Initializes the interrupt vector register (IVR) to “0F”
Hex
Places parallel outputs OP0 through OP7 in the high
state
Places the counter/timer in timer mode
Places channels A and B in the inactive state with the
transmitter serial-data outputs (TXA and TXB) in the
mark (high) state.
Software resets are not as encompassing and are
achieved by appropriately programming the channel
A and/or B command registers. Reset commands can
be programmed through the command register to
reset the receiver, transmitter, error status, or break-
change interrupts for each channel
CHIP-SELECT (-CS)
This active-low input signal, when low, enables data
transfers between the CPU and XR68C92/192 on the
data lines (D0 through D7). These data transfers are
controlled by read/write (R/-W) and the register-select
inputs (A1 through A4). When chip-select is high, the
D0 through D7 data lines are placed in the high-
impedance state.
READ/WRITE (R/-W)
When high, this input indicates a read cycle, when low,
it indicates a write cycle. Assertion of the chip-select
input initiates a cycle.
2
DATA TRANSFER ACKOWLEDGE (-DTACK)
This three-state active low output is asserted in read,
write, or interrupt-acknowledge (-IACK) cycles to indi-
cate the proper transfer of data between the CPU and
XR68C92/192. If there is no pending interrupt on an -
IACK cycle, -DTACK is not asserted. At the end of a
transfer, it drives high momentarily, then is three-stated
so that it can be “wire-AND”-ed with other -DTACK
sources, like an open-drain signal.
INTERUPT ACKOWLEDGE (-IACK)
This active-low input indicates an interrupt-acknowl-
edge cycle. If there is an interrupt pending (-INT as-
serted) and this pin is asserted, the XR68C92/192
responds by placing the interrupt vector on the data bus
and then asserting -DTACK. If there is no interrupt
pending (-INT negated), the XR68C92/192 ignores
this signal.
2
REGISTER-SELECT BUS (A1–A4)
The register-select bus lines during read/write opera-
tions select the XR68C92/192 internal registers or
ports.
INTERUPT REQUEST (-INT)
This active-low, open-drain output signals the CPU
that one or more of the eight maskable interrupting
conditions is true.
CHANNEL A/B TRANSMITTER SERIAL-DATA
OUTPUT (TXA/TXB)
The independent transmitter serial-data outputs for
channel A and B transmit the least-significant bit first.
The output is held high (mark condition) when its
associated transmitter is disabled, idle, or operating in
the local loopback mode. (“Mark” is high and “space”
is low). Data is shifted out from this pin on the falling
edge of the programmed clock source.
CHANNEL A/B RECEIVER SERIAL-DATA INPUT
(RXA/RXB)
The independent receiver serial-data inputs for chan-
nel A and B receive the least-significant bit first. Data
on these pins is sampled on the rising edge of the
programmed clock source.
INPUT PORTS (IP0–IP5)
The input ports can be used as general-purpose
inputs. However, each pin also has an alternate
function(s) described below:
IP0
This input can be used as the channel A clear-to-send
active-low input (-CTSA). A change-of-state detector
(Input Port Configuration Register bit-4) is also associ-
ated with this input.
2
IP1
This input can be used as the channel B clear-to-send
active-low input (-CTSB). A change-of-state detector
相關(guān)PDF資料
PDF描述
XR68C192IV DUAL UNIVERSAL ASYNCHRONOUS RECEIVER AND TRANSMITTER
XR68C92 DUAL UNIVERSAL ASYNCHRONOUS RECEIVER AND TRANSMITTER
XR68C92CJ DUAL UNIVERSAL ASYNCHRONOUS RECEIVER AND TRANSMITTER
XR68C92CP DUAL UNIVERSAL ASYNCHRONOUS RECEIVER AND TRANSMITTER
XR68C92CV DUAL UNIVERSAL ASYNCHRONOUS RECEIVER AND TRANSMITTER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XR68C192IV 制造商:EXAR 制造商全稱:EXAR 功能描述:DUAL UNIVERSAL ASYNCHRONOUS RECEIVER AND TRANSMITTER
XR68C192IV-F 功能描述:UART 接口集成電路 Dual Channel UART RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 數(shù)據(jù)速率:3 Mbps 電源電壓-最大:3.6 V 電源電壓-最小:2.7 V 電源電流:20 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LQFP-48 封裝:Reel
XR68C681 制造商:EXAR 制造商全稱:EXAR 功能描述:CMOS Dual Channel UART (DUART)
XR68C681CJ 制造商:EXAR 制造商全稱:EXAR 功能描述:CMOS Dual Channel UART (DUART)
XR68C681CJ44 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC