參數(shù)資料
型號: VSC7216UC-01
廠商: VITESSE SEMICONDUCTOR CORP
元件分類: 通信及網(wǎng)絡(luò)
英文描述: Multi-Gigabit Interconnect Chip
中文描述: SPECIALTY TELECOM CIRCUIT, PBGA256
封裝: 27 X 27 MM, 1.27 MM PITCH, BGA-256
文件頁數(shù): 8/38頁
文件大?。?/td> 561K
代理商: VSC7216UC-01
VSC7216-01
Multi-Gigabit Interconnect Chip
Multi-Gigabit Interconnect Chip
Preliminary Data Sheet
VITESSE
Page 8
G52352-0, Rev 3.2
05/05/01
VITESSE
SEMICONDUCTOR CORPORATION
741 Calle Plano
Camarillo, CA 93012
Tel: (800) VITESSE
FAX: (805) 987-5896
Email: prodinfo@vitesse.com
Internet: www.vitesse.com
corresponds to a valid Fibre Channel data stream. The PSDETn and RSDETn output timing is identical to the
low-speed receiver outputs, as selected by RMODE(1:0). See Table 6.
Receiver Equalization
Incoming data on the PRX/RRX inputs typically contains a substantial amount of Inter Symbol Interference
(ISI) or deterministic jitter which reduces the ability of the receiver to recover data without errors. An equalizer
has been added to each of the receiver
s input buffers in order to compensate for this deterministic jitter. This
circuit has been designed to effectively reduce the ISI commonly found in copper cables or backplane traces due
to low frequencies traveling faster than high frequencies as a result of the skin effect. The equalizer boosts high
frequency edge response in order to reduce the adverse effects of ISI.
Clock and Data Recovery
At the receiver, each channel contains an independent Clock Recovery Unit (CRU) which accepts the
selected serial input source, extracts the high-speed clock and retimes the data. Each CRU automatically locks
on data and if the data is not present, will automatically lock to the REFCLK. This maintains a very well-
behaved recovered clock, RCLKn/RCLKNn which does not contain any slivers and will operate at a frequency
of the REFCLK reference ±200 ppm. The use of an external Lock-to-Reference pin is not needed.
The Clock Recovery Unit must perform bit synchronization which occurs when the CRU locks onto and
properly samples the incoming serial data as described in the previous paragraph. When the CRU is not locked
onto the serial data, the 10-bit data out of the decoder is invalid which results in numerous 8B/10B decoding
errors or disparity errors. When the link is disturbed (e.g., the cable is disconnected or the serial data source is
switched), the CRU will require a certain amount of time to lock onto data which is specified in the AC Timing
Characteristics for
Data Acquisition Lock Time.
Deserializer and Character Alignment
The retimed serial data stream is converted into 10-bit characters by the deserializer. A special 7-bit
Comma
pattern (
0011111xxx
or
1100000xxx
) is recognized by the receiver and allows it to identify the
10-bit character boundary. Note that this pattern is found in three special characters, K28.1, K28.5 and K28.7,
however, K28.5 is chosen as the unique IDLE character. Only K28.1 and K28.5 should be used in normal
operation. The K28.7 character should be reserved for test and characterization use.
Character alignment occurs when the deserializer synchronizes the 10-bit character framing boundary to a
Comma
pattern in the incoming serial data stream. If the receiver identifies a
Comma
pattern in the
incoming data stream which is misaligned to the current framing boundary the receiver will re-synchronize the
recovered data in order to align the data to the new
Comma
pattern. Re-synchronization ensures that the
Comma
character is output on the internal 10-bit bus so that bits 0 through 9 equal
0011111xxx
or
1100000xxx
. If the
Comma
pattern is aligned with the current framing boundary, re-synchronization will
not change the current alignment. Re-synchronization is always enabled and cannot be turned off when ENDEC
is HIGH. After character re-synchronization the VSC7216-01 ensures that within a link, the 8-bit data sent to
the transmitting VSC7216-01 will be recovered by the receiving VSC7216-01 in the same bit locations as the
transmitter (i.e., Tn(7:0) = Rn(7:0)). When ENDEC is LOW,
Comma
detection and alignment are enabled
only if KCHAR is HIGH.
相關(guān)PDF資料
PDF描述
VCC6-LAA-622M080 3.3 volt LVDS Oscillator, >270MHz
VCC6-LAB-622M080 3.3 volt LVDS Oscillator, >270MHz
VCC6-LAC-622M080 3.3 volt LVDS Oscillator, >270MHz
VCC6-LAD-622M080 3.3 volt LVDS Oscillator, >270MHz
VCC6-LAE-622M080 3.3 volt LVDS Oscillator, >270MHz
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
VSC7216UC-02 功能描述:IC TXRX BACKPLANE QUAD 256-BGA RoHS:否 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:25 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:4.5 V ~ 5.5 V 安裝類型:通孔 封裝/外殼:16-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:16-PDIP 包裝:管件
VSC7216UC-06 功能描述:IC TXRX BACKPLANE QUAD 256-BGA RoHS:否 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:25 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:4.5 V ~ 5.5 V 安裝類型:通孔 封裝/外殼:16-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:16-PDIP 包裝:管件
VSC7216XUC-02 功能描述:4/4 Transceiver IEEE 802.3 制造商:microsemi - ent 系列:- 包裝:托盤 零件狀態(tài):過期 類型:收發(fā)器 協(xié)議:IEEE 802.3 驅(qū)動器/接收器數(shù):4/4 雙工:* 接收器滯后:* 數(shù)據(jù)速率:* 電壓 - 電源:2.375 V ~ 2.625 V 工作溫度:* 安裝類型:表面貼裝 封裝/外殼:256-BGA 供應(yīng)商器件封裝:* 標準包裝:40
VSC7216XUI-02 功能描述:4/4 Transceiver IEEE 802.3 制造商:microsemi - ent 系列:- 包裝:托盤 零件狀態(tài):過期 類型:收發(fā)器 協(xié)議:IEEE 802.3 驅(qū)動器/接收器數(shù):4/4 雙工:- 接收器滯后:- 數(shù)據(jù)速率:- 電壓 - 電源:2.375 V ~ 2.625 V 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:256-BGA 供應(yīng)商器件封裝:* 標準包裝:60
VSC7216XUI-06 功能描述:4/4 Transceiver IEEE 802.3 制造商:microsemi - ent 系列:- 包裝:托盤 零件狀態(tài):過期 類型:收發(fā)器 協(xié)議:IEEE 802.3 驅(qū)動器/接收器數(shù):4/4 雙工:* 接收器滯后:* 數(shù)據(jù)速率:* 電壓 - 電源:2.375 V ~ 2.625 V 工作溫度:* 安裝類型:表面貼裝 封裝/外殼:256-BGA 供應(yīng)商器件封裝:* 標準包裝:60