參數(shù)資料
型號(hào): V59C1G01168QBLJ-25I
廠商: PROMOS TECHNOLOGIES INC
元件分類: DRAM
英文描述: DDR DRAM, PBGA84
封裝: GREEN, FBGA-84
文件頁數(shù): 76/82頁
文件大?。?/td> 995K
代理商: V59C1G01168QBLJ-25I
78
V59C1G01(408/808/168)QB Rev. 1.1 December 2008
ProMOS TECHNOLOGIES
V59C1G01(408/808/168)QB
tJIT(per) = Min/max of {tCKi- tCK(avg) where i=1 to 200}
tJIT(per) defines the single period jitter when the DLL is already locked.
tJIT(per,lck) uses the same definition for single period jitter, during the DLL locking period only.
tJIT(per) and tJIT(per,lck) are not guaranteed through final production testing.
- tJIT(cc), tJIT(cc,lck)
tJIT(cc) is defined as the difference in clock period between two consecutive clock cycles:
tJIT(cc) = Max of |tCKi+1 – tCKi|
tJIT(cc) defines the cycle to cycle jitter when the DLL is already locked.
tJIT(cc,lck) uses the same definition for cycle to cycle jitter, during the DLL locking period only.
tJIT(cc) and tJIT(cc,lck) are not guaranteed through final production testing.
tERR (2per), tERR (3per), tERR (4per), tERR (5per), tERR (6-10per) and tERR (11-50per)
tERR is defined as the cummulative error across multiple consecutive cycles from tCK (avg).
相關(guān)PDF資料
PDF描述
V59C1G01408QAUP25A 256M X 4 DDR DRAM, PBGA68
V59C1512164QALJ25AH 32M X 16 DDR DRAM, PBGA92
V59C1512164QALP37I 32M X 16 DDR DRAM, PBGA92
V59C1512164QAUJ5I 32M X 16 DDR DRAM, PBGA92
V59C1512164QAUP19AH 32M X 16 DDR DRAM, PBGA92
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
V5A010CB 制造商:Honeywell Sensing and Control 功能描述:MICROSWITCH V5 PIN PLUNGER
V5A010CB 制造商:Honeywell Sensing and Control 功能描述:MICROSWITCH V5 PIN PLUNGER
V5A010CB4D 制造商:Honeywell Sensing and Control 功能描述:MICROSWITCH V5 ROLLER LEVER
V5A010CB4D 制造商:Honeywell Sensing and Control 功能描述:MICROSWITCH V5 ROLLER LEVER
V5A010CB4E 制造商:Honeywell Sensing and Control 功能描述:MICROSWITCH V5 ROLLER LEVER