參數(shù)資料
型號: V54C365804VCT8L
廠商: MOSEL-VITELIC
元件分類: DRAM
英文描述: 8M X 8 SYNCHRONOUS DRAM, 7 ns, PDSO54
封裝: 0.400 INCH, PLASTIC, TSOP2-54
文件頁數(shù): 52/54頁
文件大?。?/td> 453K
代理商: V54C365804VCT8L
MOSEL VITELIC
V54C365804VC
7
V54C365804VC Rev. 0.6 September 1999
Address Input for Mode Set (Mode Register Operation)
Similar to the page mode of conventional
DRAM’s, burst read or write accesses on any col-
umn address are possible once the RAS cycle
latches the sense amplifiers. The maximum tRAS or
the refresh interval time limits the number of random
column accesses. A new burst access can be done
even before the previous burst ends. The interrupt
operation at every clock cycles is supported. When
the previous burst is interrupted, the remaining ad-
dresses are overridden by the new address with the
full burst length. An interrupt which accompanies
with an operation change from a read to a write is
possible by exploiting DQM to avoid bus contention.
When two or more
banks are activated
sequentially,
interleaved
bank
read
or
write
operations are possible. With the programmed
burst length, alternate access and precharge
operations on two or more banks can realize fast
serial data access modes among many different
pages. Once two or more banks are activated,
column to column interleave operation can be done
between different pages.
A11
A3
A4
A2
A1
A0
A10 A9
A8
A7
A6
A5
Address Bus (Ax)
BT
Burst Length
CAS Latency
Mode Register
CAS Latency
A6
A5
A4
Latency
0
Reserve
0
1
Reserve
010
2
011
3
100
4
1
0
1
Reserve
1
0
Reserve
1
Reserve
Burst Length
A2
A1
A0
Length
Sequential
Interleave
000
1
001
2
010
4
011
8
1
0
Reserve
1
0
1
Reserve
1
0
Reserve
1
Full Page
Reserve
Burst Type
A3
Type
0
Sequential
1
Interleave
Operation Mode
BA1 BA0 A11 A10 A9 A8 A7
Mode
0000
0
Burst Read/Burst
Write
0000
1
0
Burst Read/Single
Write
Operation Mode
BA0
BA1
相關PDF資料
PDF描述
V55C2256164VGLK-10H SYNCHRONOUS DRAM, PBGA54
V585ME07 VCO, 1100 MHz - 2100 MHz
V585ME14 VCO, 1470 MHz - 1875 MHz
V58C2128404SBLT6I 32M X 4 DDR DRAM, 0.7 ns, PDSO66
V58C365164S5 4M X 16 DDR DRAM, 0.1 ns, PDSO66
相關代理商/技術參數(shù)
參數(shù)描述
V54C365804VD 制造商:MOSEL 制造商全稱:MOSEL 功能描述:HIGH PERFORMANCE 143/133/125 MHz 3.3 VOLT 8M X 8 SYNCHRONOUS DRAM 4 BANKS X 2Mbit X 8
V5-5/RK 4-0.3/0.3/0.3 制造商:TURCK Inc 功能描述:Cordset, Splitter, M12 Female Straight x 3, 4 Wire, 5m, PVC, Yellow, U0986-00
V5-5/RK 4-1/1/1 制造商:TURCK Inc 功能描述:Cordset, Splitter, M12 Female Straight x 3, 4 Wire, 5m, PVC, Yellow, U-16415
V5509 制造商:Assmann Electronics Inc 功能描述:Old Part V5509^ASSMANN
V550-A20 制造商:Omron Electronic Components LLC 功能描述:Bar Code Reader, Bcr With Standard Optics