www.ti.com
TMS320TCI6482
Communications Infrastructure Digital Signal Processor
SPRS246F–APRIL 2005–REVISED MAY 2007
Table 8-70. EMAC/MDIO Multiplexed Pins (MII, RMII, and GMII Modes)
BALL NUMBER
DEVICE PIN NAME
MII
RMII
GMII
(MAC_SEL =
00b)
MRXD0
MRXD1
MRXD2
MRXD3
(MAC_SEL =
01b)
RMRXD0
RMRXD1
(MAC_SEL =
10b)
MRXD0
MRXD1
MRXD2
MRXD3
MRXD4
MRXD5
MRXD6
MRXD7
J2
H3
J1
J3
L1
L2
H2
M2
URDATA0/MRXD0/RMRXD0
URDATA1/MRXD1/RMRXD1
URDATA2/MRXD2
URDATA3/MRXD3
URDATA4/MRXD4
URDATA5/MRXD5
URDATA6/MRXD6
URDATA7/MRXD7
M1
L4
M4
K4
L3
L5
M3
N5
UXDATA0/MTXD0/RMTXD0
UXDATA1/MTXD1/RMTXD1
UXDATA2/MTXD2
UXDATA3/MTXD3
UXDATA4/MTXD4
UXDATA5/MTXD5
UXDATA6/MTXD6
UXDATA7/MTXD7
MTXD0
MTXD1
MTXD2
MTXD3
RMTXD0
RMTXD1
MTXD0
MTXD1
MTXD2
MTXD3
MTXD4
MTXD5
MTXD6
MTXD7
H4
H5
J5
J4
K3
URSOC/MRXER/RMRXER
URENB/MRXDV
UXENB/MTXEN/RMTXEN
URCLAV/MCRS/RMCRSDV
UXSOC/MCOL
MRXER
MRXDV
MTXEN
MCRS
MCOL
RMRXER
MRXER
MRXDV
MTXEN
MCRS
MCOL
RMTXEN
RMCRSDV
K5
H1
N4
UXCLAV/GMTCLK
URCLK/MRCLK
UXCLK/MTCLK/REFCLK
GMTCLK
MRCLK
MTCLK
MRCLK
MTCLK
RMREFCLK
N3
M5
UXADDR3/GMDIO
UXADDR4/GMDCLK
MDIO
MDCLK
MDIO
MDCLK
MDIO
MDCLK
Using the RMII Mode of the EMAC
The Ethernet Media Access Controller (EMAC) contains logic that allows it to communicate using the
Reduced Media Independent Interface (RMII) protocol. This logic must be taken out of reset before being
used. To use the RMII mode of the EMAC follow these steps:
1. Enable the EMAC/MDIO through the Device State Control Registers.
–
Unlock the PERCFG0 register by writing 0x0F0A 0B00 to the PERLOCK register.
–
Set bit 4 in the PERCFG0 register within 16 SYSCLK3 clock cycles to enable the EMAC/MDIO.
–
Poll the PERSTAT0 register to verify state change.
2. Initialize the EMAC/MDIO as needed.
3. Release the RMII logic from reset by clearing the RMII_RST bit of the EMAC Configuration Register
(see
Section 3.4.5
).
As described in the previous section, the RMII mode of the EMAC must be selected by setting
MACSEL[1:0] = 01b at device reset.
Submit Documentation Feedback
C64x+ Peripheral Information and Electrical Specifications
199