![](http://datasheet.mmic.net.cn/370000/P312XDP512F0VFV_datasheet_16728159/P312XDP512F0VFV_55.png)
Chapter 1 Device Overview MC9S12XD-Family
MC9S12XDP512 Data Sheet, Rev. 2.17
Freescale Semiconductor
55
NOTE
For devices assembled in 80-pin and 112-pin packages all non-bonded out
pins should be configured as outputs after reset in order to avoid current
drawn from floating inputs. Refer to
Table 1-7
for affected pins.
1.2.3
Detailed Signal Descriptions
NOTE
This section describes all pins which are availabe on the cover part
MC9S12XDP512 in 144-pin LQFP package. For modules and pinout
explanations of the different family members refer to
E.7 Pinout
explanations:
and
E.5 Peripheral Sets S12XD - Family
and
E.6 Peripheral
Sets S12XA & S12XB - Family
1.2.3.1
EXTAL, XTAL — Oscillator Pins
EXTAL and XTAL are the crystal driver and external clock pins. On reset all the device clocks are derived
from the EXTAL input frequency. XTAL is the crystal output.
1.2.3.2
RESET — External Reset Pin
The RESET pin is an active low bidirectional control signal. It acts as an input to initialize the MCU to a
known start-up state, and an output when an internal MCU function causes a reset.The RESET pin has an
internal pullup device.
PS5
MOSI0
—
—
—
V
DDX
PERS/
PPSS
PERS/
PPSS
PERS/
PPSS
PERS/
PPSS
PERS/
PPSS
PERS/
PPSS
PERT/
PPST
Up
Port S I/O, MOSI of SPI0
PS4
MISO0
—
—
—
V
DDX
Up
Port S I/O, MISO of SPI0
PS3
TXD1
—
—
—
V
DDX
Up
Port S I/O, TXD of SCI1
PS2
RXD1
—
—
—
V
DDX
Up
Port S I/O, RXD of SCI1
PS1
TXD0
—
—
—
V
DDX
Up
Port S I/O, TXD of SCI0
PS0
RXD0
—
—
—
V
DDX
Up
Port S I/O, RXD of SCI0
PT[7:0]
IOC[7:0]
—
—
—
V
DDX
Disabled Port T I/O, timer channels
Table 1-7. Signal Properties Summary (Sheet 4 of 4)
Pin
Name
Function 1
Pin
Name
Function 2
Pin
Name
Function 3
Pin
Name
Function 4
Pin
Name
Function 5
Power
Supply
Internal Pull
Resistor
Description
CTRL
Reset
State