參數(shù)資料
型號(hào): MT46V64M8TG-8L
廠商: Micron Technology, Inc.
英文描述: DOUBLE DATA RATE DDR SDRAM
中文描述: 雙倍數(shù)據(jù)速率的DDR SDRAM內(nèi)存
文件頁數(shù): 46/68頁
文件大?。?/td> 2555K
代理商: MT46V64M8TG-8L
46
512Mb: x4, x8, x16 DDR SDRAM
512Mx4x8x16DDR_B.p65
Rev. B; Pub 4/01
Micron Technology, Inc., reserves the right to change products or specifications without notice.
2001, Micron Technology, Inc.
512Mb: x4, x8, x16
DDR SDRAM
ADVANCE
CAPACITANCE (x4, x8)
(Note: 13; notes appear on pages 50
53)
PARAMETER
Delta Input/Output Capacitance: DQs, DQS, DM
Delta Input Capacitance: Command and Address
Delta Input Capacitance: CK, CK#
Input/Output Capacitance: DQs, DQS, DM
Input Capacitance: Command and Address
Input Capacitance: CK, CK#
Input Capacitance: CKE
SYMBOL
DC
IO
DC
I
1
DC
I
2
C
IO
C
I
1
C
I
2
C
I
3
MIN
4.0
2.0
2.0
2.0
MAX
0.50
0.50
0.25
5.0
3.0
3.0
3.0
UNITS
pF
pF
pF
pF
pF
pF
pF
NOTES
24
29
29
I
DD
SPECIFICATIONS AND CONDITIONS (x4, x8)
(Notes: 1
5, 10, 12, 14; notes appear on pages 50
53) (0
°
C
T
A
+70
°
C; V
DD
Q = +2.5V ±0.2V, V
DD
= +2.5V ±0.2V)
PARAMETER/CONDITION
OPERATING CURRENT: One bank; Active-Precharge;
t
RC =
t
RC(MIN);
t
CK =
t
CK(MIN); DQ, DM, and DQS inputs changing once per clock cyle;
Address and control inputs changing once every two clock cycles
OPERATING CURRENT: One bank; Active-Read-Precharge; Burst = 2;
t
RC =
t
RC(MIN);
t
CK =
t
CK(MIN); I
OUT
= 0mA; Address and control inputs
changing once per clock cycle
PRECHARGE POWER-DOWN STANDBY CURRENT: All banks idle;
Power-down mode;
t
CK =
t
CK(MIN); CKE = LOW;
IDLE STANDBY CURRENT: CS# = HIGH; All banks idle;
t
CK =
t
CK(MIN);
CKE = HIGH; Address and other control inputs changing once per clock
cycle.
V
IN
=
V
REF
for DQ, DQS, and DM
ACTIVE POWER-DOWN STANDBY CURRENT: One bank active;
Power-down mode;
t
CK =
t
CK(MIN); CKE = LOW
ACTIVE STANDBY CURRENT: CS# = HIGH; CKE = HIGH;One bank;
Active-Precharge;
t
RC =
t
RAS(MAX);
t
CK =
t
CK(MIN); DQ, DM, and DQS
inputs changing twice per clock cycle; Address and other control inputs
changing once per clock cycle
OPERATING CURRENT: Burst = 2; Reads; Continuous burst; One bank
active; Address and control inputs changing once per clock cycle;
t
CK =
t
CK(MIN); I
OUT
= 0mA
OPERATING CURRENT: Burst = 2; Writes; Continuous burst; One bank
active; Address and control inputs changing once per clock cycle;
t
CK =
t
CK(MIN); DQ, DM, and DQS inputs changing twice per clock cycle
AUTO REFRESH CURRENT
SYMBOL
-75/-75Z
I
DD
0
-8
UNITS NOTES
mA
TBD
TBD
22, 48
I
DD
1
TBD
TBD
mA
22, 48
I
DD
2P
3
3
mA
23, 32
50
51
I
DD
2F
35
30
mA
I
DD
3P
3
3
mA
23, 32
50
22
I
DD
3N
35
30
mA
I
DD
4R
TBD
TBD
mA
22, 48
I
DD
4W
TBD
TBD
mA
22
t
RC =
7.8125μs
t
RC =
t
RC(MIN)
Standard
Low power (L)
I
DD
5
I
DD
6
I
DD
7
I
DD
7
I
DD
8
6
6
mA
mA
mA
mA
mA
27,50
22,50
11
11
22, 49
TBD
TBD
TBD
TBD
TBD
TBD
TBD
TBD
SELF REFRESH CURRENT: CKE
0.2V
OPERATING CURRENT: Four bank interleaving READs (BL=4) with auto
precharge,
t
RC =
t
RC
(MIN)
;
t
CK =
t
RC
(MIN)
; Address and control inputs change
only during Active READ, or WRITE commands.
MAX
相關(guān)PDF資料
PDF描述
MT48LC16M8A2 SYNCHRONOUS DRAM
MT48LC2M32B2 SYNCHRONOUS DRAM
MT48LC32M8A2 SYNCHRONOUS DRAM
MT48LC16M16A2 SYNCHRONOUS DRAM
MT48LC64M4A2 SYNCHRONOUS DRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT46V8M16 制造商:MICRON 制造商全稱:Micron Technology 功能描述:DOUBLE DATA RATE DDR SDRAM