參數(shù)資料
型號(hào): MT46V64M8TG-8L
廠商: Micron Technology, Inc.
英文描述: DOUBLE DATA RATE DDR SDRAM
中文描述: 雙倍數(shù)據(jù)速率的DDR SDRAM內(nèi)存
文件頁(yè)數(shù): 35/68頁(yè)
文件大?。?/td> 2555K
代理商: MT46V64M8TG-8L
35
512Mb: x4, x8, x16 DDR SDRAM
512Mx4x8x16DDR_B.p65
Rev. B; Pub 4/01
Micron Technology, Inc., reserves the right to change products or specifications without notice.
2001, Micron Technology, Inc.
512Mb: x4, x8, x16
DDR SDRAM
ADVANCE
Figure 23
WRITE to Precharge – Interrupting
t
DQSS
t
DQSS (NOM)
CK
CK#
COMMAND
WRITE
NOP
NOP
PRE
9
NOP
NOP
ADDRESS
Bank
a
,
Col
b
Bank,
(
a
or
all
)
NOP
T0
T1
T2
T3
T2n
T4
T5
NOTE
: 1. DI
b
= data-in for column
b
.
2. Subsequent element of data-in is applied in the programmed order following DI
b
.
3. An interrupted burst of 4 is shown; two data elements are written.
4.tWR is referenced from the first positive CK edge after the last data-in pair.
5. The PRECHARGE and WRITE commands are to the same bank.
6. A10 is LOW with the WRITE command (auto precharge is disabled).
7. DQS is required at T2 and T2n (nominal case) to register DM.
8. If the burst of 8 was used, DM would be required at T3 and T3n and not at T4 and T4n because the PRECHARGE
command would mask the last two data elements.
9. PRE = PRECHARGE command.
T1n
T6
t
WR
t
RP
DQ
DQS
DM
DI
b
t
DQSS
t
DQSS (MIN)
DQ
DQS
DM
DI
b
t
DQSS
t
DQSS (MAX)
DQ
DQS
DM
DI
b
DON
T CARE
TRANSITIONING DATA
相關(guān)PDF資料
PDF描述
MT48LC16M8A2 SYNCHRONOUS DRAM
MT48LC2M32B2 SYNCHRONOUS DRAM
MT48LC32M8A2 SYNCHRONOUS DRAM
MT48LC16M16A2 SYNCHRONOUS DRAM
MT48LC64M4A2 SYNCHRONOUS DRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT46V8M16 制造商:MICRON 制造商全稱:Micron Technology 功能描述:DOUBLE DATA RATE DDR SDRAM