參數(shù)資料
        型號: MR80C52CXXX-12/883:D
        廠商: TEMIC SEMICONDUCTORS
        元件分類: 微控制器/微處理器
        英文描述: 8-BIT, MROM, 12 MHz, MICROCONTROLLER, CQCC44
        文件頁數(shù): 30/125頁
        文件大?。?/td> 6456K
        198
        8021G–AVR–03/11
        ATmega329P/3290P
        20. USI – Universal Serial Interface
        20.1
        Features
        Two-wire Synchronous Data Transfer (Master or Slave)
        Three-wire Synchronous Data Transfer (Master or Slave)
        Data Received Interrupt
        Wake up from Idle Mode
        In Two-wire Mode: Wake-up from All Sleep Modes, Including Power-down Mode
        Two-wire Start Condition Detector with Interrupt Capability
        20.2
        Overview
        The Universal Serial Interface, or USI, provides the basic hardware resources needed for serial
        communication. Combined with a minimum of control software, the USI allows significantly
        higher transfer rates and uses less code space than solutions based on software only. Interrupts
        are included to minimize the processor load.
        A simplified block diagram of the USI is shown on Figure 20-1. For the actual placement of I/O
        page 3 . CPU accessible I/O Registers, including I/O bits and I/O pins, are shown in bold. The
        device-specific I/O Register and bit locations are listed in the ”Register Description” on page
        Figure 20-1. Universal Serial Interface, Block Diagram
        The 8-bit Shift Register is directly accessible via the data bus and contains the incoming and
        outgoing data. The register has no buffering so the data must be read as quickly as possible to
        ensure that no data is lost. The most significant bit is connected to one of two output pins
        depending of the wire mode configuration. A transparent latch is inserted between the Serial
        Register Output and output pin, which delays the change of data output to the opposite clock
        edge of the data input sampling. The serial input is always sampled from the Data Input (DI) pin
        independent of the configuration.
        DATA
        BUS
        USIPF
        USITC
        USICLK
        USICS0
        USICS1
        USIOIF
        USIOIE
        USIDC
        USISIF
        USIWM0
        USIWM1
        USISIE
        Bit7
        Two-wire Clock
        Control Unit
        DO
        (Output only)
        DI/SDA
        (Input/Open Drain)
        USCK/SCL
        (Input/Open Drain)
        4-bit Counter
        USIDR
        USISR
        DQ
        LE
        USICR
        CLOCK
        HOLD
        TIM0 COMP
        Bit0
        [1]
        3
        0
        1
        2
        3
        0
        1
        2
        0
        1
        2
        相關PDF資料
        PDF描述
        MC80C52EXXX-12SC 8-BIT, MROM, 12 MHz, MICROCONTROLLER, CDIP40
        MD80C52TXXX-16SHXXX:D 8-BIT, MROM, 16 MHz, MICROCONTROLLER, CDIP40
        MR80C52CXXX-12SCR 8-BIT, MROM, 12 MHz, MICROCONTROLLER, CQCC44
        MQ80C52XXX-25 8-BIT, MROM, 25 MHz, MICROCONTROLLER, CQFP44
        MD80C52EXXX-20SB 8-BIT, MROM, 20 MHz, MICROCONTROLLER, CDIP40
        相關代理商/技術參數(shù)
        參數(shù)描述
        MR80C86 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CMOS 16-Bit Microprocessor
        MR80C86/B 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Harris Corporation 功能描述:Microprocessor, 16 Bit, 44 Pin, Ceramic, LCC
        MR80C86-2 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CMOS 16-Bit Microprocessor
        MR80C86-2/883 制造商:Rochester Electronics LLC 功能描述:- Bulk
        MR80C86-2/B 制造商:Intersil Corporation 功能描述:MPU 80C86 16BIT CMOS 8MHZ 44PLCC - Rail/Tube