參數(shù)資料
型號(hào): MPC9315AC
廠商: IDT, Integrated Device Technology Inc
文件頁(yè)數(shù): 12/18頁(yè)
文件大?。?/td> 0K
描述: IC PLL CLOCK GEN/DRIVER 32-LQFP
標(biāo)準(zhǔn)包裝: 250
類型: PLL 時(shí)鐘發(fā)生器
PLL:
輸入: LVCMOS
輸出: LVCMOS
電路數(shù): 1
比率 - 輸入:輸出: 4:8
差分 - 輸入:輸出: 無(wú)/無(wú)
頻率 - 最大: 160MHz
除法器/乘法器: 是/是
電源電壓: 2.375 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-LQFP
供應(yīng)商設(shè)備封裝: 32-TQFP(7x7)
包裝: 托盤
MPC9315 REVISION 5 JANUARY 24, 2013
3
2013 Integrated Device Technology, Inc.
MPC9315 DATA SHEET
2.5 V AND 3.3 V CMOS PLL CLOCK GENERATOR AND DRIVER
Table 1. Pin Configuration
Pin
I/O
Type
Function
CLK0
Input
LVCMOS
Reference clock input
CLK1
Input
LVCMOS
Alternative clock input
FB0
Input
LVCMOS
PLL feedback input
FB1
Input
LVCMOS
Alternative feedback input
REF_SEL
Input
LVCMOS
Selects clock input reference clock input, default low (pull-down)
FB_SEL
Input
LVCMOS
Selects PLL feedback clock input, default low (pull-down)
FSELA
Input
LVCMOS
Selects divider ratio of bank A outputs, default low (pull-down)
FSELB
Input
LVCMOS
Selects divider ratio of bank B outputs, default low (pull-up)
FSELC
Input
LVCMOS
Selects divider ratio of bank C outputs, default low (pull-up)
PSELA
Input
LVCMOS
Selects phase of bank A outputs
QA0, QA1
Output
LVCMOS
Bank A outputs
QB0 to QB3
Output
LVCMOS
Bank B outputs
QC0, QC1
Output
LVCMOS
Bank C outputs
OE
Input
LVCMOS
Output tristate
VCCA
Supply
Analog (PLL) positive supply voltage. Requires external RC filter
VCC
Supply
Digital positive supply voltage
GND
Ground
Digital negative supply voltage (ground)
Table 2. Function Table
Control
Default
0
1
REF_SEL
0
CLK0
CLK1
FB_SEL
0
FB0
FB1
FSELA
0
QAx = VCO clock frequency
QA0, QA1 = VCO clock frequency
2
FSELB
1
QBx = VCO clock frequency
QB0 - QB3 = VCO clock frequency
2
FSELC
1
QCx = VCO clock frequency
2
QC0, QC1 = VCO clock frequency
4
PSELA
0
0° (QA0, QA1 non-inverted)
180
(QA0, QA1 inverted)
VCCA
none
VCCA = GND, PLL off and bypassed for static test and diagnosis VCCA = 3.3 or 2.5 V, PLL enabled
MR
0
Normal operation
Reset (VCO clamped to min. range)
OE
0
Outputs enabled
Outputs disabled (tristate), open PLL loop
Table 3. Absolute Maximum Ratings(1)
1. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these
conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under
absolute-maximum-rated conditions is not implied.
Symbol
Characteristics
Min
Max
Unit
VCC
Supply Voltage
-0.3
4.6
V
VIN
DC Input Voltage
-0.3
VCC+0.3
V
VOUT
DC Output Voltage
-0.3
VCC+0.3
V
IIN
DC Input Current
20
mA
IOUT
DC Output Current
50
mA
TS
Storage temperature
-55
125
C
相關(guān)PDF資料
PDF描述
MPC9350AC IC PLL CLOCK DRIVER LV 32-LQFP
MPC941AE IC CLOCK BUFFER MUX 1:27 48-LQFP
MPC9443FAR2 IC CLK BUFF DVDR MUX 3:16 48LQFP
MPC9446FAR2 IC CLK BUFF DVDR MUX 2:10 32LQFP
MPC9447ACR2 IC CLOCK BUFFER MUX 2:9 32-LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MPC9315ACR2 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 FSL 1-8 LVCMOS PLL Clock Generator RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
MPC9315FA 功能描述:鎖相環(huán) - PLL 2.5 3.3V 160MHz Clock Generator RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
MPC9315FAR2 制造商:Integrated Device Technology Inc 功能描述:PLL Clock Driver Single 32-Pin LQFP T/R
MPC931FA 制造商:Motorola Inc 功能描述:
MPC932 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:LOW VOLTAGE PLL CLOCK DRIVER